This paper presents ongoing work on the design of a two-dimensional (2D) systolic array for image processing. This component is designed to operate on a multi-processor system-on-chip. In contrast with other 2D systolic-array architectures and many other hardware accelerators, we investigate the applicability of executing multiple tasks in a time-interleaved fashion on the Systolic Array (SA). This leads to a lower external memory bandwidth and better load balancing of the tasks on the different processing tiles. To enable the interleaving of tasks, we add a shadow-state register for fast task switching. To reduce the number of accesses to the external memory, we propose to share the communication assist between consecutive tasks. A prelimi...
Abstract:- In this paper, we propose a reconfigurable architecture of systolic array (SA) processors...
A systolic array architecture consists of a grid of simple processing elements (PE) connected throug...
This paper presents SCoPE (systolic chain of processing elements), a first step towards the realizat...
This paper presents ongoing work on the design of a two-dimensional (2D) systolic array for image pr...
This paper presents ongoing work on the design of a two-dimensional (2D) systolic array for image pr...
The two-dimensional discrete convolution operator is targeted for performance improvement in order t...
n this article, we present a new reconfigurable parallel architecture oriented to video-rate compute...
There is a growing need in computer vision applications for stereopsis, requiring not only accurate ...
Abstract There is a growing need in computer vision applications for stereopsis, requiring not only ...
Graduation date: 1989Digital signal and image processing and other real time\ud applications involve...
The Smith Waterman algorithm is used to perform local alignment on biological sequences by calculati...
The authors report a VLSI design of an advanced systolic array graphics (SAG) engine built from pipe...
[[abstract]]© 1992 Elsevier - The paper presents a new word-level systolic array with no broadcastin...
Two-dimensional convolution is a prevalent mathematical operation used in different areas of digital...
Convolutional Neural Networks have become the standard mechanism for machine vision problems due to ...
Abstract:- In this paper, we propose a reconfigurable architecture of systolic array (SA) processors...
A systolic array architecture consists of a grid of simple processing elements (PE) connected throug...
This paper presents SCoPE (systolic chain of processing elements), a first step towards the realizat...
This paper presents ongoing work on the design of a two-dimensional (2D) systolic array for image pr...
This paper presents ongoing work on the design of a two-dimensional (2D) systolic array for image pr...
The two-dimensional discrete convolution operator is targeted for performance improvement in order t...
n this article, we present a new reconfigurable parallel architecture oriented to video-rate compute...
There is a growing need in computer vision applications for stereopsis, requiring not only accurate ...
Abstract There is a growing need in computer vision applications for stereopsis, requiring not only ...
Graduation date: 1989Digital signal and image processing and other real time\ud applications involve...
The Smith Waterman algorithm is used to perform local alignment on biological sequences by calculati...
The authors report a VLSI design of an advanced systolic array graphics (SAG) engine built from pipe...
[[abstract]]© 1992 Elsevier - The paper presents a new word-level systolic array with no broadcastin...
Two-dimensional convolution is a prevalent mathematical operation used in different areas of digital...
Convolutional Neural Networks have become the standard mechanism for machine vision problems due to ...
Abstract:- In this paper, we propose a reconfigurable architecture of systolic array (SA) processors...
A systolic array architecture consists of a grid of simple processing elements (PE) connected throug...
This paper presents SCoPE (systolic chain of processing elements), a first step towards the realizat...