Reliable cell stability test of modern embedded SRAMs calls for DFT techniques with a flexible detection threshold. We present two programmable cell stability test and debug techniques that use partially discharged floating bit lines to apply a weak overwrite stress to a cell under test. The applied stress can be digitally adjusted to track the process variations or the desired pass/fail threshold. The proposed techniques are demonstrated to exceed the regular data retention test in both the defect coverage and detection rang
As CMOS technology continuously scales, the process variability becomes a major challenge in designi...
Manufacturing defects in FinFET SRAMs can cause hard-to-detect faults such as Undefined State Faults...
Hard-to-detect faults such as weak and random faults in FinFET SRAMs represent an important challeng...
Reliable cell stability test of modern embedded SRAMs calls for DFT techniques with a flexible detec...
Stability testing of SRAMs has been time consuming. This paper presents a new programmable DFT techn...
Embedded SRAM bit count is constantly growing limiting yield in systems-on-chip (SoCs). As technolog...
Abstract—Core-cell stability represents the ability of the core-cell to keep the stored data. With t...
SRAM cell stability has become an important design and test issue owing to significant process sprea...
SRAM cell stability has become an important design and test issue owing to significant process sprea...
Abstract—With increasing inter-die and intra-die parameter variations in sub-100-nm process technolo...
The shrinking of technology nodes has led to high density memories containing large amounts of trans...
Since the minimum feature size of dynamic RAM has been scaled down, several studies have been carrie...
In this thesis the importance of DFTs in the detection of DRFs in embedded SRAMs have been presented...
International audienceThis paper presents an analysis of the electrical origins of dynamic Read Dest...
As DRAM cells continue to shrink, they become more susceptible to retention failures. DRAM cells tha...
As CMOS technology continuously scales, the process variability becomes a major challenge in designi...
Manufacturing defects in FinFET SRAMs can cause hard-to-detect faults such as Undefined State Faults...
Hard-to-detect faults such as weak and random faults in FinFET SRAMs represent an important challeng...
Reliable cell stability test of modern embedded SRAMs calls for DFT techniques with a flexible detec...
Stability testing of SRAMs has been time consuming. This paper presents a new programmable DFT techn...
Embedded SRAM bit count is constantly growing limiting yield in systems-on-chip (SoCs). As technolog...
Abstract—Core-cell stability represents the ability of the core-cell to keep the stored data. With t...
SRAM cell stability has become an important design and test issue owing to significant process sprea...
SRAM cell stability has become an important design and test issue owing to significant process sprea...
Abstract—With increasing inter-die and intra-die parameter variations in sub-100-nm process technolo...
The shrinking of technology nodes has led to high density memories containing large amounts of trans...
Since the minimum feature size of dynamic RAM has been scaled down, several studies have been carrie...
In this thesis the importance of DFTs in the detection of DRFs in embedded SRAMs have been presented...
International audienceThis paper presents an analysis of the electrical origins of dynamic Read Dest...
As DRAM cells continue to shrink, they become more susceptible to retention failures. DRAM cells tha...
As CMOS technology continuously scales, the process variability becomes a major challenge in designi...
Manufacturing defects in FinFET SRAMs can cause hard-to-detect faults such as Undefined State Faults...
Hard-to-detect faults such as weak and random faults in FinFET SRAMs represent an important challeng...