This paper presents a fully integrated receiver front-end for time-division multiplexing phased-array system. The 30 GHz front-end includes a low-noise amplifier (LNA), a 4:1 multiplexer, a mixer, and a clock sequencer. The circuit has been implemented in a 0.25 ¿m, 130 GHz-fT SiGe process. The front-end shows a input reflection coefficient (S11) of -20 dB, a minimum measured LNA-Multiplexer noise figure (NF) of 4.1 dB, and a maximum conversion gain (CG) of 18.9 dB at 30 GHz. Measurements show a 1dB input compression point of -32.3 dBm, a third order intercept point (IIP3) of -22 dBm, and a channel isolation of 23 dB at 30 GHz. This system reduces receiver power consumption by reducing ADC numbers
This paper reports the first fully integrated 24-GHz eight-element phased-array receiver in a SiGe B...
This article presents the design and test of a receiver front end aimed at LMDS applications at 28.5...
This paper describes measurements and some issues involved in characterization of a 60GHz front-end ...
This paper presents a fully integrated receiver front-end for time-division multiplexing phased-arra...
This paper presents a fully integrated multiplexer operating at 30 GHz with 500 MHz bandwidth, in a ...
This paper presents the design of a millimeter-wave wideband receiver front-end in a 0.13 (Formula p...
This article presents the design and test of a receiver front end aimed at LMDS applications at 28.5...
This dissertation presents work in two areas, the first of which is 35-44 GHz power dividers for pha...
A high-power and a low-power fully integrated true-time-delay (TTD) phased-array receiver front-end ...
This paper presents the design and test of an RF receiver front-end aimed at 28.5GHz center frequenc...
This paper presents a fully integrated 60 GHz frontend for phased array receivers. For the first tim...
In the first section of this thesis, mm-wave circuit- and system-level solutions for addition of mul...
Thesis (Ph.D.)--University of Washington, 2021The demands for higher data rates continue to drive re...
Abstract — A fully integrated receiver front-end circuit for a 4:1 time division multiplexing of RF...
This paper reports the first fully integrated 24-GHz eight-element phased-array receiver in a SiGe B...
This article presents the design and test of a receiver front end aimed at LMDS applications at 28.5...
This paper describes measurements and some issues involved in characterization of a 60GHz front-end ...
This paper presents a fully integrated receiver front-end for time-division multiplexing phased-arra...
This paper presents a fully integrated multiplexer operating at 30 GHz with 500 MHz bandwidth, in a ...
This paper presents the design of a millimeter-wave wideband receiver front-end in a 0.13 (Formula p...
This article presents the design and test of a receiver front end aimed at LMDS applications at 28.5...
This dissertation presents work in two areas, the first of which is 35-44 GHz power dividers for pha...
A high-power and a low-power fully integrated true-time-delay (TTD) phased-array receiver front-end ...
This paper presents the design and test of an RF receiver front-end aimed at 28.5GHz center frequenc...
This paper presents a fully integrated 60 GHz frontend for phased array receivers. For the first tim...
In the first section of this thesis, mm-wave circuit- and system-level solutions for addition of mul...
Thesis (Ph.D.)--University of Washington, 2021The demands for higher data rates continue to drive re...
Abstract — A fully integrated receiver front-end circuit for a 4:1 time division multiplexing of RF...
This paper reports the first fully integrated 24-GHz eight-element phased-array receiver in a SiGe B...
This article presents the design and test of a receiver front end aimed at LMDS applications at 28.5...
This paper describes measurements and some issues involved in characterization of a 60GHz front-end ...