The pin count largely determines the cost of a chip package, which is often comparable to the cost of a die. In 3D processor-memory designs, power and ground (P/G) pins can account for the majority of the pins. This is because packages include separate pins for the disjoint processor and memory power delivery networks (PDNs). Supporting separate PDNs and P/G pins for processor and memory is inefficient, as each set has to be provisioned for the worst-case power delivery requirements. In this thesis, we propose to reduce the number of P/G pins of both processor and memory in a 3D design, and dynamically and opportunistically divert some power between the two PDNs on demand. To perform the power transfer, we use a small bidirectional on-ch...
In the last decades, the computing technology experienced tremendous developments. For instance, tra...
While Chip Multiprocessors (CMP) with Speculative Multithreading (SM) support have been gaining mome...
An abstract of this work will be presented at the Compiler, Architecture and Tools Conference (CATC)...
The pin count largely determines the cost of a chip package, which is often comparable to the cost o...
Computing technology has witnessed an inimitable progress in the last decades which is the result of...
pre-printMany of the pins on a modern chip are used for power delivery. If fewer pins were used to s...
This thesis is concerned with hardware approaches for maximizing the number of independent instructi...
The main contribution of this dissertation is the demonstration of the impact of a new emerging tech...
In this paper, we present a power, performance, area and cost (PPAC) analysis for large-scale 3D pro...
The series-stacked architecture provides a method to increase power delivery efficiency to multiple ...
Power management is essential in state-of-the-art many-core processor and system-on-chip designs due...
This thesis presents a methodology to automatically determine a data memory organisation at compile ...
This dissertation investigates how energy efficient servers can be architected using current and fut...
CMOS technology scaling improves the speed and functionality of microprocessors by reducing the siz...
Journal ArticleAggressive technology scaling over the years has helped improve processor performanc...
In the last decades, the computing technology experienced tremendous developments. For instance, tra...
While Chip Multiprocessors (CMP) with Speculative Multithreading (SM) support have been gaining mome...
An abstract of this work will be presented at the Compiler, Architecture and Tools Conference (CATC)...
The pin count largely determines the cost of a chip package, which is often comparable to the cost o...
Computing technology has witnessed an inimitable progress in the last decades which is the result of...
pre-printMany of the pins on a modern chip are used for power delivery. If fewer pins were used to s...
This thesis is concerned with hardware approaches for maximizing the number of independent instructi...
The main contribution of this dissertation is the demonstration of the impact of a new emerging tech...
In this paper, we present a power, performance, area and cost (PPAC) analysis for large-scale 3D pro...
The series-stacked architecture provides a method to increase power delivery efficiency to multiple ...
Power management is essential in state-of-the-art many-core processor and system-on-chip designs due...
This thesis presents a methodology to automatically determine a data memory organisation at compile ...
This dissertation investigates how energy efficient servers can be architected using current and fut...
CMOS technology scaling improves the speed and functionality of microprocessors by reducing the siz...
Journal ArticleAggressive technology scaling over the years has helped improve processor performanc...
In the last decades, the computing technology experienced tremendous developments. For instance, tra...
While Chip Multiprocessors (CMP) with Speculative Multithreading (SM) support have been gaining mome...
An abstract of this work will be presented at the Compiler, Architecture and Tools Conference (CATC)...