© 2017 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for all other uses, in any current or future media, including reprinting/republishing this material for advertising or promotional purposes, creating new collective works, for resale or redistribution to servers or lists, or reuse of any copyrighted component of this work in other worksThe synthesis of delay lines (DLs) is a core task during the generation of matched delays, ring oscillator clocks or delay monitors. The main figure of merit of a DL is the fidelity to track variability. Unfortunately, complex systems have a great diversity of timing paths that exhibit different sensitivities to static and dynamic variations. Designing DLs that capt...
Two trends are of major concern for digital circuit designers: the relative increase of interconnect...
This paper proposes a novel integrated oscillator topology based on a transmission line. The frequen...
PLLs for clock generation are essential for modern circuits, to generate specialized frequencies for...
Voltage regulators used in the integrated circuit (IC) industry require precise voltage regulation. ...
Improvements in circuit manufacturing have allowed, along the years, increasingly complex designs. ...
Asynchronous implementation techniques, which measure logic delays at runtime and activate registers...
This project proposes to substitute the Clock of a circuit for a Ring Oscillator. This Ring Oscillat...
A Delay-Locked Loop (DLL) for the generation of multiple clock phases/delays is proposed. Several n...
As semiconductor fabrication process become complex to achieve target yield and performance in sub-2...
[[abstract]]Several factors such as process variation, noises, and delay defects can degrade the rel...
First, a frequency synthesizer for IEEE 802.15.4 / ZigBee transceiver applications that employs dyna...
The ability to distribute signals everywhere in a circuit with controlled and known delays is esse...
Journal ArticleThis paper presents a design flow for timed asynchronous circuits. It introduces laz...
textBus interfaces keep getting faster and thus requiring designers to build custom physical fabrics...
How much margin do we have to add to the delay lines of a bundled-data circuit? This paper is an att...
Two trends are of major concern for digital circuit designers: the relative increase of interconnect...
This paper proposes a novel integrated oscillator topology based on a transmission line. The frequen...
PLLs for clock generation are essential for modern circuits, to generate specialized frequencies for...
Voltage regulators used in the integrated circuit (IC) industry require precise voltage regulation. ...
Improvements in circuit manufacturing have allowed, along the years, increasingly complex designs. ...
Asynchronous implementation techniques, which measure logic delays at runtime and activate registers...
This project proposes to substitute the Clock of a circuit for a Ring Oscillator. This Ring Oscillat...
A Delay-Locked Loop (DLL) for the generation of multiple clock phases/delays is proposed. Several n...
As semiconductor fabrication process become complex to achieve target yield and performance in sub-2...
[[abstract]]Several factors such as process variation, noises, and delay defects can degrade the rel...
First, a frequency synthesizer for IEEE 802.15.4 / ZigBee transceiver applications that employs dyna...
The ability to distribute signals everywhere in a circuit with controlled and known delays is esse...
Journal ArticleThis paper presents a design flow for timed asynchronous circuits. It introduces laz...
textBus interfaces keep getting faster and thus requiring designers to build custom physical fabrics...
How much margin do we have to add to the delay lines of a bundled-data circuit? This paper is an att...
Two trends are of major concern for digital circuit designers: the relative increase of interconnect...
This paper proposes a novel integrated oscillator topology based on a transmission line. The frequen...
PLLs for clock generation are essential for modern circuits, to generate specialized frequencies for...