This paper reports a 176×144-pixel smart image sensor designed and fabricated in a 0.35 CMOS-OPTO process. The chip implements a massively parallel focal-plane processing array which can output different simplified representations of the scene at very low power. The array is composed of pixel-level processing elements which carry out analog image processing concurrently with photosensing. These processing elements can be grouped into fully-programmable rectangular-shape areas by loading the appropriate interconnection patterns into the registers at the edge of the array. The targeted processing can be thus performed block-wise. Readout is done pixel-by-pixel in a random access fashion. On-chip 8b ADC is provided. The image processing primit...
The architecture of the elementary Processing Element - PE- used in a recently designed 128×128 Foca...
An improved low power CMOS snapshot readout structure called OESCA (Odd-Even Snapshot Charge Amplifi...
International audienceA high-speed analog VLSI image acquisition and preprocessing system has been d...
This paper reports a 176×144-pixel smart image sensor designed and fabricated in a 0.35µm CMOS-OPTO ...
Early vision stages represent a considerably heavy computational load. A huge amount of data needs t...
Smart CMOS image sensors can leverage the inherent data-level parallelism and regular computational ...
International audienceA high speed analog VLSI image acquisition and low-level image processing syst...
International audienceA high speed analog VLSI image acquisition and low-level image processing syst...
International audienceA high-speed analog VLSI image acquisition and low-level image processing syst...
International audienceA high-speed analog VLSI image acquisition and low-level image processing syst...
From a system level perspective, this paper presents a 128 × 128 flexible and reconfigurable Focal-P...
International audienceA high speed Analog VLSI Image acquisition and pre-processing system is descri...
International audienceA high speed Analog VLSI Image acquisition and pre-processing system is descri...
This paper introduces a CMOS vision sensor chip in a standard 0.18 μm CMOS technology for Gaussian p...
This paper describes the use of a reconfigurable focal-plane processing array in order to achieve an...
The architecture of the elementary Processing Element - PE- used in a recently designed 128×128 Foca...
An improved low power CMOS snapshot readout structure called OESCA (Odd-Even Snapshot Charge Amplifi...
International audienceA high-speed analog VLSI image acquisition and preprocessing system has been d...
This paper reports a 176×144-pixel smart image sensor designed and fabricated in a 0.35µm CMOS-OPTO ...
Early vision stages represent a considerably heavy computational load. A huge amount of data needs t...
Smart CMOS image sensors can leverage the inherent data-level parallelism and regular computational ...
International audienceA high speed analog VLSI image acquisition and low-level image processing syst...
International audienceA high speed analog VLSI image acquisition and low-level image processing syst...
International audienceA high-speed analog VLSI image acquisition and low-level image processing syst...
International audienceA high-speed analog VLSI image acquisition and low-level image processing syst...
From a system level perspective, this paper presents a 128 × 128 flexible and reconfigurable Focal-P...
International audienceA high speed Analog VLSI Image acquisition and pre-processing system is descri...
International audienceA high speed Analog VLSI Image acquisition and pre-processing system is descri...
This paper introduces a CMOS vision sensor chip in a standard 0.18 μm CMOS technology for Gaussian p...
This paper describes the use of a reconfigurable focal-plane processing array in order to achieve an...
The architecture of the elementary Processing Element - PE- used in a recently designed 128×128 Foca...
An improved low power CMOS snapshot readout structure called OESCA (Odd-Even Snapshot Charge Amplifi...
International audienceA high-speed analog VLSI image acquisition and preprocessing system has been d...