International audienceThis work presents a compact voltage and frequency scalable clock generator for low-power digital SoC clock-ing. Named Direct Digital Sampling and Synthesis (DDSS), the open-loop generator implemented in 28 nm FD-SOI operates from 0.45 V to 1.1 V with measured jitter from 2.0% to 5.1% UI. Its low power consumption of 0.40 pJ/cycle at 57 MHz 0.5 V combined with the ability to perform fast frequency changes makes this circuit an alternative to PLLs for fast Dynamic Voltage and Frequency Scaling (DVFS) strategies in low power SoCs
[[abstract]]This paper proposes a low phase noise all-digital programmable DLL-based clock generator...
An efficient architecture for low jitter All Digital Phase Locked Loop (ADPLL) suitable for high spe...
A PLL has been designed for high frequency clock generation with only 280 fs RMS jitter. The integer...
International audienceThis work presents a compact voltage and frequency scalable clock generator fo...
IEEE International Symposium on Circuits and Systems (ISCAS), Montreal, CANADA, MAY 22-25, 2016Inter...
Modern system-on-chip IC designs show great requirement on minimizing power consumptions. One of the...
A robust PLL clock generator has been designed for the harsh environment in highenergy physics appli...
Abstract – A low-power fully-integrated type-2 4th-order 1.7GHz CMOS frequency synthesizer for DCS-1...
This paper presents a continuous voltage and frequency scaling approach achieving lower transition (...
With shrinking technologies and higher clock rates comes the possibility to transform multi chip imp...
In this work concepts and circuits for local clock generation in low-power heterogeneous multiproces...
A programmable delay locked loop (DLL) based clock generator, providing a high multiplication factor...
Abstract — This paper presents a continuous voltage and frequency scaling approach achieving lower t...
A low-power fully-integrated type-2 4th-order 1.7 GHz CMOS frequency synthesizer for DCS-1800 applic...
[[abstract]]This paper presents a wide-range CMOS reference clock generator with a dynamic duty cycl...
[[abstract]]This paper proposes a low phase noise all-digital programmable DLL-based clock generator...
An efficient architecture for low jitter All Digital Phase Locked Loop (ADPLL) suitable for high spe...
A PLL has been designed for high frequency clock generation with only 280 fs RMS jitter. The integer...
International audienceThis work presents a compact voltage and frequency scalable clock generator fo...
IEEE International Symposium on Circuits and Systems (ISCAS), Montreal, CANADA, MAY 22-25, 2016Inter...
Modern system-on-chip IC designs show great requirement on minimizing power consumptions. One of the...
A robust PLL clock generator has been designed for the harsh environment in highenergy physics appli...
Abstract – A low-power fully-integrated type-2 4th-order 1.7GHz CMOS frequency synthesizer for DCS-1...
This paper presents a continuous voltage and frequency scaling approach achieving lower transition (...
With shrinking technologies and higher clock rates comes the possibility to transform multi chip imp...
In this work concepts and circuits for local clock generation in low-power heterogeneous multiproces...
A programmable delay locked loop (DLL) based clock generator, providing a high multiplication factor...
Abstract — This paper presents a continuous voltage and frequency scaling approach achieving lower t...
A low-power fully-integrated type-2 4th-order 1.7 GHz CMOS frequency synthesizer for DCS-1800 applic...
[[abstract]]This paper presents a wide-range CMOS reference clock generator with a dynamic duty cycl...
[[abstract]]This paper proposes a low phase noise all-digital programmable DLL-based clock generator...
An efficient architecture for low jitter All Digital Phase Locked Loop (ADPLL) suitable for high spe...
A PLL has been designed for high frequency clock generation with only 280 fs RMS jitter. The integer...