An increasing amount of critical applications use DRAM as main memory in its computing systems. It it therefore extremely important that these memories function correctly during their lifetime in order to prevent catastrophic failures. Already during the design phase, the reliability of the circuit needs to be predicted so that a reasonable lifetime expectation can be given. Although the importance of reliability analysis is clear, in literature not much research on DRAM reliability is available to designers. This thesis proposes a two phasedDRAM reliability prediction model that can be used in the circuit design phase. During the first phase, the circuit performance is analyzed for different wear-out mechanisms affecting different subcompo...
Bias temperature instability (BTI) is recognised as the primary parametric failure mechanism in nano...
In this paper, statistical measurements on the retention behavior of the stable HfO(x)-based RRAM un...
Write time is a critical component of memory performance, which often defines cycle time. In order t...
Complementary Metallic Oxide Semiconductor (CMOS) technology scaling enhances the performance, trans...
The objective of this dissertation is to develop frameworks for performance-reliability degradation ...
CMOS downsizing has posed a growing concern about circuit lifetime reliability. Bias Temperature Ins...
The integration of millions of transistors on a single chip is possible due to rapid scaling of CMOS...
The cells in dynamic random access memory (DRAM) degrade over time as a result of aging, leading to ...
Technology scaling along with the process developments has resulted in performance improvement of th...
Product development based on highly integrated semiconductor circuits faces various challenges. To e...
This paper evaluates the impact of aging on the radiation sensitivity of 6T SRAMfor two planar bulk ...
Aggressive process scaling and increasing demands of performance/cost efficiency have exacerbated th...
The aggressive technology scaling has signifi-cantly affected the circuit reliability. The interacti...
In MOS integrated circuits, device aging is mainly due to the degradation of the gate dielectric and...
A full three-dimensional technology-computer-aided-design-based reliability prediction model was pro...
Bias temperature instability (BTI) is recognised as the primary parametric failure mechanism in nano...
In this paper, statistical measurements on the retention behavior of the stable HfO(x)-based RRAM un...
Write time is a critical component of memory performance, which often defines cycle time. In order t...
Complementary Metallic Oxide Semiconductor (CMOS) technology scaling enhances the performance, trans...
The objective of this dissertation is to develop frameworks for performance-reliability degradation ...
CMOS downsizing has posed a growing concern about circuit lifetime reliability. Bias Temperature Ins...
The integration of millions of transistors on a single chip is possible due to rapid scaling of CMOS...
The cells in dynamic random access memory (DRAM) degrade over time as a result of aging, leading to ...
Technology scaling along with the process developments has resulted in performance improvement of th...
Product development based on highly integrated semiconductor circuits faces various challenges. To e...
This paper evaluates the impact of aging on the radiation sensitivity of 6T SRAMfor two planar bulk ...
Aggressive process scaling and increasing demands of performance/cost efficiency have exacerbated th...
The aggressive technology scaling has signifi-cantly affected the circuit reliability. The interacti...
In MOS integrated circuits, device aging is mainly due to the degradation of the gate dielectric and...
A full three-dimensional technology-computer-aided-design-based reliability prediction model was pro...
Bias temperature instability (BTI) is recognised as the primary parametric failure mechanism in nano...
In this paper, statistical measurements on the retention behavior of the stable HfO(x)-based RRAM un...
Write time is a critical component of memory performance, which often defines cycle time. In order t...