[[abstract]]A new design to reduce the overhead required for a fully testable PLA is proposed. This design rearranges and groups the product lines into partitions. Then, one extra output line per partition is added to make the whole PLA testable. The silicon area overhead required by this design is significantly less than those of previous methods
A method for PLA test pattern generation based on a branch and bound algorithm that exploits functio...
We describe two techniques for the minimization of the area of a Programmable Logic Array (PLA). Bas...
In this paper, the validity of'single fault assumption in deriving diagnostic test sets is examined...
AbstractIn this paper we propose a new technique for designing easily testable PLAs. Our design is a...
[[abstract]]Different from the previous techniques which treated the folding and testing for PLAs as...
A method for designing easily testable PLA's with low overhead is presented. The method is based on ...
The Programmable Logic Array (PLA) macro is a physical structure which simpl8es LSZ chip design whil...
321 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1983.The switching function minimi...
This Silicon Structure Project Report documents an exploratory study of Programmable Logic Array (PL...
The architecture of various programmable logic arrays such as PAL (Programmable Array Logic), PLA (P...
As modern integrated circuit design pushes further into the deep submicron era, the pseudo-random de...
[[abstract]]Presents a complete fault-tolerant programmable logic array (PLA) design that includes b...
205 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1985.Turn-around time is becoming ...
The problem of determining a minimal number of control inputs for converting a programmable logic ar...
Abstract: We present a method for obtaining a minimal set of test configurations and their associate...
A method for PLA test pattern generation based on a branch and bound algorithm that exploits functio...
We describe two techniques for the minimization of the area of a Programmable Logic Array (PLA). Bas...
In this paper, the validity of'single fault assumption in deriving diagnostic test sets is examined...
AbstractIn this paper we propose a new technique for designing easily testable PLAs. Our design is a...
[[abstract]]Different from the previous techniques which treated the folding and testing for PLAs as...
A method for designing easily testable PLA's with low overhead is presented. The method is based on ...
The Programmable Logic Array (PLA) macro is a physical structure which simpl8es LSZ chip design whil...
321 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1983.The switching function minimi...
This Silicon Structure Project Report documents an exploratory study of Programmable Logic Array (PL...
The architecture of various programmable logic arrays such as PAL (Programmable Array Logic), PLA (P...
As modern integrated circuit design pushes further into the deep submicron era, the pseudo-random de...
[[abstract]]Presents a complete fault-tolerant programmable logic array (PLA) design that includes b...
205 p.Thesis (Ph.D.)--University of Illinois at Urbana-Champaign, 1985.Turn-around time is becoming ...
The problem of determining a minimal number of control inputs for converting a programmable logic ar...
Abstract: We present a method for obtaining a minimal set of test configurations and their associate...
A method for PLA test pattern generation based on a branch and bound algorithm that exploits functio...
We describe two techniques for the minimization of the area of a Programmable Logic Array (PLA). Bas...
In this paper, the validity of'single fault assumption in deriving diagnostic test sets is examined...