[[abstract]]This paper presents a time-efficient method for the decomposition and resynthesis of speed-independent (SI) circuits. Given the specification of an SI circuit, our method first generates its standard C implementation. Then, the combinational decomposition is performed to decompose each high-fanin gate that does not exist in the gate library into some available low-fanin gates. The time efficiency of our method is achieved in two ways. First, the signal transition graph (STG), whose complexity is polynomial in the worst case, is adopted as our input specification. Second, to reduce the resynthesis cycles, which constitute a major part of the run time, our method first investigates the hazard-free decomposition of each high-fanin ...
Asynchronous circuits can be modeled as concurrent systems in which events are interpreted as signal...
This paper introduces a novel technique for synthesis of speed-independent circuits from their Signa...
Abstract — When synthesising an asynchronous circuit from an STG, one often encounters the state exp...
This paper presents theory and practical implementation of a method for multi-level logic synthesis ...
Logic decomposition is a well-known problem in logic synthesis, but it poses new challenges when tar...
Logic decomposition is a well-known problem in logic synthesis, but it poses new challenges when tar...
This paper presents a new technique for decomposition and technology mapping of speed-independent ci...
This paper presents a new technique for decomposition and technology mapping of speed-independent ci...
This paper presents a solution to the problem of sequential multi-level logic synthesis of asynchron...
Journal ArticleThis paper presents a decomposition method for speedindependent circuit design that i...
This paper presents a novel methodology for the synthesis of speed-independent circuits from Signal ...
This paper introduces a novel technique for synthesis of speed-independent circuits from their Signa...
We describe methods for decomposing gates within a speed-independent asynchronous design. The decomp...
This paper presents a novel technique for synthesis of speed-independent circuits. It is based on pa...
This paper presents a method for designing speed-independent sequential cells from signal transition...
Asynchronous circuits can be modeled as concurrent systems in which events are interpreted as signal...
This paper introduces a novel technique for synthesis of speed-independent circuits from their Signa...
Abstract — When synthesising an asynchronous circuit from an STG, one often encounters the state exp...
This paper presents theory and practical implementation of a method for multi-level logic synthesis ...
Logic decomposition is a well-known problem in logic synthesis, but it poses new challenges when tar...
Logic decomposition is a well-known problem in logic synthesis, but it poses new challenges when tar...
This paper presents a new technique for decomposition and technology mapping of speed-independent ci...
This paper presents a new technique for decomposition and technology mapping of speed-independent ci...
This paper presents a solution to the problem of sequential multi-level logic synthesis of asynchron...
Journal ArticleThis paper presents a decomposition method for speedindependent circuit design that i...
This paper presents a novel methodology for the synthesis of speed-independent circuits from Signal ...
This paper introduces a novel technique for synthesis of speed-independent circuits from their Signa...
We describe methods for decomposing gates within a speed-independent asynchronous design. The decomp...
This paper presents a novel technique for synthesis of speed-independent circuits. It is based on pa...
This paper presents a method for designing speed-independent sequential cells from signal transition...
Asynchronous circuits can be modeled as concurrent systems in which events are interpreted as signal...
This paper introduces a novel technique for synthesis of speed-independent circuits from their Signa...
Abstract — When synthesising an asynchronous circuit from an STG, one often encounters the state exp...