In video encoder chip, memory interface design is a must to transfer various data between the encoder pipeline and the off-chip memory. Reducing the required off-chip memory bandwidth and improving the memory access efficiency are the two key targets for optimized memory interface design. To achieve these two targets, three novel technologies are proposed in Level C+ coding order based AVS HD video encoder. Firstly, an improved Level C+ coding order with necessary NOP insertions are proposed to achieve 61% bandwidth reduction and make MB pipeline scheduling regular. Secondly, MB-level synchronous memory interface design is proposed by trading off external bandwidth, MB pipeline structure, and internal buffer size. Finally, address mapping a...
For the hardware accelerator of AVS high definition video encoder (AVS-HD), an efficient VLSI design...
In Advanced Audio Video coding Standard (AVS), the utilization of variable block size ranging from 1...
Integrated multimedia systems process text, graphics, and other discrete media such as digital audio...
This paper presents a highly efficient external memory interface architecture to improve memory band...
In this thesis, the author describes a propositional design for a DDR3 memory interface, for an exis...
In a hardware video encoder, Level C+ data reuse for motion estimation can reuse two-dimensional ove...
This paper presents a new video encoder architecture for H. 264 and AVS, which adopts a novel macrob...
In this paper, we propose a high-throughput lowlatency arithmetic encoder (AE) design suitable for h...
In traditional four-stage pipeline structures for H. 264 video encoder hardware implementation, rate...
In this paper, we present a high speed and efficient architecture of Variable Length Decoder for AVS...
A dedicated VLSI architecture is proposed to implement rate distortion optimization (RDO) for AVS vi...
Copyright © 2012 M. Bariani et al. This is an open access article distributed under the Creative Com...
In this paper, we describe an FPGA H.264/AVC encoder architecture performing at real-time. To reduce...
Abstract The H.264/AVC video coding standard features diverse computational hot spots that need to b...
High-Profile H.264 has been adopted as the major coding standard in recently popular high definition...
For the hardware accelerator of AVS high definition video encoder (AVS-HD), an efficient VLSI design...
In Advanced Audio Video coding Standard (AVS), the utilization of variable block size ranging from 1...
Integrated multimedia systems process text, graphics, and other discrete media such as digital audio...
This paper presents a highly efficient external memory interface architecture to improve memory band...
In this thesis, the author describes a propositional design for a DDR3 memory interface, for an exis...
In a hardware video encoder, Level C+ data reuse for motion estimation can reuse two-dimensional ove...
This paper presents a new video encoder architecture for H. 264 and AVS, which adopts a novel macrob...
In this paper, we propose a high-throughput lowlatency arithmetic encoder (AE) design suitable for h...
In traditional four-stage pipeline structures for H. 264 video encoder hardware implementation, rate...
In this paper, we present a high speed and efficient architecture of Variable Length Decoder for AVS...
A dedicated VLSI architecture is proposed to implement rate distortion optimization (RDO) for AVS vi...
Copyright © 2012 M. Bariani et al. This is an open access article distributed under the Creative Com...
In this paper, we describe an FPGA H.264/AVC encoder architecture performing at real-time. To reduce...
Abstract The H.264/AVC video coding standard features diverse computational hot spots that need to b...
High-Profile H.264 has been adopted as the major coding standard in recently popular high definition...
For the hardware accelerator of AVS high definition video encoder (AVS-HD), an efficient VLSI design...
In Advanced Audio Video coding Standard (AVS), the utilization of variable block size ranging from 1...
Integrated multimedia systems process text, graphics, and other discrete media such as digital audio...