This paper presents a TA based coarse-fine TDC with high resolution. The new design contains a half-pass judger to measure the relative position of the stop edge in the subrange of the delayed sequence. The extra operation helps to limit the range of time residue sent to the fine stage by one half. With the limitation, TA can achieve a high gain, ensuring the two-stage TDC with a high resolution. Besides, a new MUX structure is designed, and the signal ports are well arranged to improve the reaction speed and to reduce the power consumption. Experiment results show that resolution of the proposed circuit is 0.7ps, and the measurement range can reach 1ns. The DNL and INL are measured as 0.5LSB and 2LSB, respectively. Better linearity can be ...
Advances in CMOS technologies have brought benefits to both digital and analog integrated circuits. ...
A data driven multi-channel Time-to-Digital Converter (TDC) circuit with programmable resolution ( s...
A time-to-digital converter (TDC) architecture is presented enabling a time resolution of 17 ps over...
A design of time-to-digital converter (TDC) using a coarse-fine conversion scheme is presented. The ...
This paper presents a time-to-digital converter (TDC) architecture capable of reaching high-precisio...
This paper presents a fine-coarse time interval measurement scheme which is resilient to the variati...
This paper presents the design of a 9-bit, Two-Step Time-to-Digital Converter (TDC) in 65 nm CMOS fo...
This paper presents a 12-bit branching Time-to-Digital converter (TDC) fabricated in a 40 nm CMOS te...
Recently, high-resolution TDCs have gained more and more popularity due to their increasing implemen...
Abstract—This paper proposes a 128-channel column-parallel two-stage time-to-digital converter (TDC)...
A Time-to-Digital-Converter (TDC) is to measure the in-terval time between two signals, and its time...
This paper presents the design of a closed-loop time difference amplifier (TDA) with a novel self-ca...
A radiation hardened Time-to-Digital Converter (TDC) has been designed with < 10 ps single-shot res...
Two 1-1-1 MASH ΔΣ time-to-digital converters (TDCs) are presented in this paper. Third-order time do...
This paper presents a CMOS realization of a time-to-digital converter (TDC) for nuclear physics expe...
Advances in CMOS technologies have brought benefits to both digital and analog integrated circuits. ...
A data driven multi-channel Time-to-Digital Converter (TDC) circuit with programmable resolution ( s...
A time-to-digital converter (TDC) architecture is presented enabling a time resolution of 17 ps over...
A design of time-to-digital converter (TDC) using a coarse-fine conversion scheme is presented. The ...
This paper presents a time-to-digital converter (TDC) architecture capable of reaching high-precisio...
This paper presents a fine-coarse time interval measurement scheme which is resilient to the variati...
This paper presents the design of a 9-bit, Two-Step Time-to-Digital Converter (TDC) in 65 nm CMOS fo...
This paper presents a 12-bit branching Time-to-Digital converter (TDC) fabricated in a 40 nm CMOS te...
Recently, high-resolution TDCs have gained more and more popularity due to their increasing implemen...
Abstract—This paper proposes a 128-channel column-parallel two-stage time-to-digital converter (TDC)...
A Time-to-Digital-Converter (TDC) is to measure the in-terval time between two signals, and its time...
This paper presents the design of a closed-loop time difference amplifier (TDA) with a novel self-ca...
A radiation hardened Time-to-Digital Converter (TDC) has been designed with < 10 ps single-shot res...
Two 1-1-1 MASH ΔΣ time-to-digital converters (TDCs) are presented in this paper. Third-order time do...
This paper presents a CMOS realization of a time-to-digital converter (TDC) for nuclear physics expe...
Advances in CMOS technologies have brought benefits to both digital and analog integrated circuits. ...
A data driven multi-channel Time-to-Digital Converter (TDC) circuit with programmable resolution ( s...
A time-to-digital converter (TDC) architecture is presented enabling a time resolution of 17 ps over...