The sampling jitter is one of the main problems in the direct RF bandpass sampling receiver architecture. Sampling jitter will seriously degrade the performance of the receiver, which can be improved effectively by digital compensation algorithm. This paper investigates the sampling jittering mitigation for the direct RF bandpass sampling receiver. Under the direct RF bandpass sampling receiver architecture, an approximate sampling jitter model is derived. From the model, it is noted that the adverse impact of the sampling jitter is presented as the phase noise component of the carrier. As a result, a sampling jitter migration approach is developed to eliminate the phase noise. Specifically, the cascade multipliers is able to effectively mi...
New wireless communications pushes the development in terms reconfigurable, multistandards and low p...
The effective number of bits of an analogue-to-digital converter (ADC) is not only limited by the qu...
The effective number of bits of an analogue-to-digital converter (ADC) is limited not only by the qu...
The sampling jitter is one of the main problems in the direct RF bandpass sampling receiver architec...
The sampling jitter is particularly problematic in systems where high-frequency signals are sampled....
Abstract—The sampling jitter is particularly problematic in systems where high-frequency signals are...
This paper addresses the sampling jitter estimation and cancellation task in direct RF sub-sampling ...
This paper presents a new way to address and mitigate sampling jitter in high-frequency bandpass-sam...
This article addresses the analysis and digital signal processing (DSP)-based mitigation of phase no...
Subsampling receivers are able to down convert signals from radio frequency (RF) to a lower frequenc...
The effective number of bits of an analog-to-digital converter (ADC) is not only limited by the quan...
Abstract: – It is know for quite some time now (cf. [1-3] and [4]) that practical alias-free signal...
University of Minnesota Ph.D. dissertation. December 2019. Major: Electrical Engineering. Advisor: R...
In this paper, the problem of sampling-jitter estimation in OFDM full-duplex radio transceivers is a...
The effect of clock jitter on sampling systems is investigated. Analytical expressions are derived f...
New wireless communications pushes the development in terms reconfigurable, multistandards and low p...
The effective number of bits of an analogue-to-digital converter (ADC) is not only limited by the qu...
The effective number of bits of an analogue-to-digital converter (ADC) is limited not only by the qu...
The sampling jitter is one of the main problems in the direct RF bandpass sampling receiver architec...
The sampling jitter is particularly problematic in systems where high-frequency signals are sampled....
Abstract—The sampling jitter is particularly problematic in systems where high-frequency signals are...
This paper addresses the sampling jitter estimation and cancellation task in direct RF sub-sampling ...
This paper presents a new way to address and mitigate sampling jitter in high-frequency bandpass-sam...
This article addresses the analysis and digital signal processing (DSP)-based mitigation of phase no...
Subsampling receivers are able to down convert signals from radio frequency (RF) to a lower frequenc...
The effective number of bits of an analog-to-digital converter (ADC) is not only limited by the quan...
Abstract: – It is know for quite some time now (cf. [1-3] and [4]) that practical alias-free signal...
University of Minnesota Ph.D. dissertation. December 2019. Major: Electrical Engineering. Advisor: R...
In this paper, the problem of sampling-jitter estimation in OFDM full-duplex radio transceivers is a...
The effect of clock jitter on sampling systems is investigated. Analytical expressions are derived f...
New wireless communications pushes the development in terms reconfigurable, multistandards and low p...
The effective number of bits of an analogue-to-digital converter (ADC) is not only limited by the qu...
The effective number of bits of an analogue-to-digital converter (ADC) is limited not only by the qu...