This paper proposes a new 16-bit adder which has a wide operating voltage range and higher energy efficiency for near-threshold voltage operation. This adder employs the architecture of carry look ahead (CLA) and gates of sense-amplifier based pass-transistor logic (SAPTL). Three other designs applying the same architecture and traditional logic gates (that is, double pass-transistor logic (DPL) gates and static CMOS logic gates) are also analyzed for comparison. The results of delay, power consumption and other related performances are analyzed especially in near-threshold voltage region. These adders have been successfully verified in a 65-nm CMOS process by post-layout simulations and all analysis are based on these simulation results. ?...
Spain. The first main result of this paper is the development of a low power threshold logic gate ba...
Abstract: This paper presents a comparative research of low-power and high-speed 4-bit full adder ci...
Abstract- Speed and power is the major constraint in modern digital design. We have to design the hi...
This paper proposes a new 16-bit adder which has a wide operating voltage range and higher energy ef...
In this paper, a high-speed low-power full adder design using multiplexer based pass transistor logi...
[[abstract]]This paper describes circuit techniques for fabricating a 1.2V high-speed 32-bit adder u...
In this paper, we proposed an efficient full adder circuit using 16 transistors. The proposed high-s...
Reducing the energy required per operation is the key to building ultra-low energy systems, and the ...
In this paper, a high-speed low-power 18T CMOS full adder design featuring full-swing output is prop...
Abstract- Sub-threshold is a new paradigm in the digital VLSI design today. In Sub-threshold region,...
This Thesis focuses on the area of high speed very large scale integration (VLSI) complementary meta...
In this paper, we proposed an efficient full adder circuit using 16 transistors. The proposed high-s...
© 2001 COPYRIGHT SPIE--The International Society for Optical Engineering. Downloading of the abstrac...
Adders are the main parts of processing circuits and play an important role in all mathematical oper...
Spain. The first main result of this paper is the development of a low power threshold logic gate ba...
Spain. The first main result of this paper is the development of a low power threshold logic gate ba...
Abstract: This paper presents a comparative research of low-power and high-speed 4-bit full adder ci...
Abstract- Speed and power is the major constraint in modern digital design. We have to design the hi...
This paper proposes a new 16-bit adder which has a wide operating voltage range and higher energy ef...
In this paper, a high-speed low-power full adder design using multiplexer based pass transistor logi...
[[abstract]]This paper describes circuit techniques for fabricating a 1.2V high-speed 32-bit adder u...
In this paper, we proposed an efficient full adder circuit using 16 transistors. The proposed high-s...
Reducing the energy required per operation is the key to building ultra-low energy systems, and the ...
In this paper, a high-speed low-power 18T CMOS full adder design featuring full-swing output is prop...
Abstract- Sub-threshold is a new paradigm in the digital VLSI design today. In Sub-threshold region,...
This Thesis focuses on the area of high speed very large scale integration (VLSI) complementary meta...
In this paper, we proposed an efficient full adder circuit using 16 transistors. The proposed high-s...
© 2001 COPYRIGHT SPIE--The International Society for Optical Engineering. Downloading of the abstrac...
Adders are the main parts of processing circuits and play an important role in all mathematical oper...
Spain. The first main result of this paper is the development of a low power threshold logic gate ba...
Spain. The first main result of this paper is the development of a low power threshold logic gate ba...
Abstract: This paper presents a comparative research of low-power and high-speed 4-bit full adder ci...
Abstract- Speed and power is the major constraint in modern digital design. We have to design the hi...