Asymmetric-access caches with emerging technologies, such as STT-RAM and RRAM, have become very competitive designs recently. Since the write operations consume more time and energy than read ones, data should bypass an asymmetric-access cache unless the locality can justify the data allocation. However, the asymmetric-access property is not well addressed in prior bypassing approaches, which are not energy efficient and induce non-trivial operation over-head. To overcome these problems, we propose a cache bypassing method, SBAC, based on data locality statistics s the whole cache rather than a single cache line's signature. We observe that the decision-making of SBAC is highly accurate and the optimization technique for SBAC works eff...
Buffer cache replacement schemes play an important role in conserving memory energy. Conventional al...
4th International Workshop on Dependable Embedded Systems : October 9, 2007 : Beijing, ChinaLeakage ...
The gap between CPU and main memory speeds has long been a performance bottleneck. As we move toward...
Data caches are widely used in general-purpose pro-cessors as a means to hide long memory latencies....
In recent years, CPU performance has become energy constrained. If performance is to continue increa...
STT-RAM (Spin Transfer Torque Random Access Memory) has been extensively researched as a potential r...
1 Introduction To attack the speed gap between processor and main memory, aggressive cache architect...
Commercial link : http://www.springerlink.de/ ALCHEMY/http://www.springer.comCache memories were inv...
Cache memory is one of the most important components of a computer system. The cache allows quickly...
With increasing core-count, the cache demand of modern processors has also increased. However, due t...
As the performance gap between the processor cores and the memory subsystem increases, designers are...
On-chip cache memories are instrumental in tackling several performance and energy issues facing con...
On-chip caches are essential as they bridge the growing speed-gap between off-chip memory and proces...
The last level cache (LLC) is critical for mobile computer systems in terms of both energy consumpti...
PosterDRAM vendors have traditionally optimized for low cost and high performance, often making desi...
Buffer cache replacement schemes play an important role in conserving memory energy. Conventional al...
4th International Workshop on Dependable Embedded Systems : October 9, 2007 : Beijing, ChinaLeakage ...
The gap between CPU and main memory speeds has long been a performance bottleneck. As we move toward...
Data caches are widely used in general-purpose pro-cessors as a means to hide long memory latencies....
In recent years, CPU performance has become energy constrained. If performance is to continue increa...
STT-RAM (Spin Transfer Torque Random Access Memory) has been extensively researched as a potential r...
1 Introduction To attack the speed gap between processor and main memory, aggressive cache architect...
Commercial link : http://www.springerlink.de/ ALCHEMY/http://www.springer.comCache memories were inv...
Cache memory is one of the most important components of a computer system. The cache allows quickly...
With increasing core-count, the cache demand of modern processors has also increased. However, due t...
As the performance gap between the processor cores and the memory subsystem increases, designers are...
On-chip cache memories are instrumental in tackling several performance and energy issues facing con...
On-chip caches are essential as they bridge the growing speed-gap between off-chip memory and proces...
The last level cache (LLC) is critical for mobile computer systems in terms of both energy consumpti...
PosterDRAM vendors have traditionally optimized for low cost and high performance, often making desi...
Buffer cache replacement schemes play an important role in conserving memory energy. Conventional al...
4th International Workshop on Dependable Embedded Systems : October 9, 2007 : Beijing, ChinaLeakage ...
The gap between CPU and main memory speeds has long been a performance bottleneck. As we move toward...