STT-RAM (Spin Transfer Torque Random Access Memory) has been extensively researched as a potential replacement of SRAM (Static RAM) as on-chip caches. Prior work has shown that STT-RAM caches can improve performance and reduce power consumption because of its advantages of high density, fast read speed, low standby power, etc. However, under the impact of process variations, using worst-case design can induce significant performance and power overhead in STT-RAM caches. In order to overcome the problem of process variations, we propose to apply the variable-latency access method to STT-RAM caches by introducing a variation-aware LRU (Least Recently Used) policy. Moreover, we show that simply applying traditional variable-latency access meth...
Emerging Non-Volatile Memories (NVM) such as Spin-Torque Transfer RAM (STT-RAM) and Resistive RAM (R...
International audienceEnergy-efficiency is one of the most challenging design issues in both embedde...
International audienceMemories are currently a real bottleneck to design high speed and energy-effic...
Spin-transfer torque RAMs (STT-RAMs) have been studied as a promising alternative to SRAMs in emergi...
As capacity and complexity of on-chip cache memory hierarchy increases, the service cost to the crit...
Spin-Transfer Torque Random Access Memory (STT-RAM) has been proved a promising emerging nonvolatile...
In the recent times, various challenges are being encountered during SRAM cache design and developme...
Spin-Transfer Torque RAM (STTRAM) is a promising alternative to SRAM in on-chip caches, due to advan...
In recent times, various challenges have been encountered in the design and development of SRAM cach...
Spin transfer torque magnetic RAM (STT-MRAM) technology is one of the most promising alternative for...
As technology scales down, energy consumption is becoming a big problem for traditional SRAM-based c...
Spin-transfer torque random access memory (STT-RAM) features many attractive charac- teristics, incl...
Power consumption is becoming one of the most important constraints in the VLSI field in nano-meter ...
Modern architectures adopt large on-chip cache memory hierarchies with more than two levels. While t...
SRAM based cache becomes a more critical source of power dissipation, particularly for large last le...
Emerging Non-Volatile Memories (NVM) such as Spin-Torque Transfer RAM (STT-RAM) and Resistive RAM (R...
International audienceEnergy-efficiency is one of the most challenging design issues in both embedde...
International audienceMemories are currently a real bottleneck to design high speed and energy-effic...
Spin-transfer torque RAMs (STT-RAMs) have been studied as a promising alternative to SRAMs in emergi...
As capacity and complexity of on-chip cache memory hierarchy increases, the service cost to the crit...
Spin-Transfer Torque Random Access Memory (STT-RAM) has been proved a promising emerging nonvolatile...
In the recent times, various challenges are being encountered during SRAM cache design and developme...
Spin-Transfer Torque RAM (STTRAM) is a promising alternative to SRAM in on-chip caches, due to advan...
In recent times, various challenges have been encountered in the design and development of SRAM cach...
Spin transfer torque magnetic RAM (STT-MRAM) technology is one of the most promising alternative for...
As technology scales down, energy consumption is becoming a big problem for traditional SRAM-based c...
Spin-transfer torque random access memory (STT-RAM) features many attractive charac- teristics, incl...
Power consumption is becoming one of the most important constraints in the VLSI field in nano-meter ...
Modern architectures adopt large on-chip cache memory hierarchies with more than two levels. While t...
SRAM based cache becomes a more critical source of power dissipation, particularly for large last le...
Emerging Non-Volatile Memories (NVM) such as Spin-Torque Transfer RAM (STT-RAM) and Resistive RAM (R...
International audienceEnergy-efficiency is one of the most challenging design issues in both embedde...
International audienceMemories are currently a real bottleneck to design high speed and energy-effic...