To deal with nowaday multi-standard audio and video processing, a heterogeneous multi-core SOC architecture is presented in this paper, which is composed of a general purpose RISC processor, an audio processing enhanced DSP and dedicated video processing accelerators. To exploit the task level concurrency among audio-video media decoding, an efficiency and flexible HW/SW cooperating architecture is provided for video decoding, a DSP core is integrated for audio decoding individually, and special mechanisms are designed for inner cores communication and data exchange. The proposed architecture is proto-typed on a FPGA system, which can achieve the MPEG-1/2/4 ASP audio-video real-time decoding in the case of 33MHz system frequency.Engineering...
The main challenge for reducing the design effort cost of complex systems on chip is to pursue more ...
Multi-core Application Specific Instruction Processors (ASIPs) are increasingly used in multimedia a...
In this paper, we introduce an experimental hardware architecture of a multimedia data processing sy...
To deal with nowaday multi-standard audio and video processing, a heterogeneous multi-core SOC archi...
Abstract—In this paper, we presented an SOC based HW/SW co-design architecture for multi-standard au...
In this paper, we present a design and implementation of multi-standard video decoder, which adopts ...
In the field of consumer electronics, the advent of new features such as Internet, games, video conf...
Telecommunications and multimedia form a vast segment of the embedded systems market. Variations in ...
International audienceSequential Mpeg-4 solutions actually developed for single processors try to in...
Video decoders used in emerging applications need to be flexible to handle a large variety of video ...
MPEG decoding chips have to support multiple features such as video stream decoding, transport strea...
This paper describes processing performance of MP3 audio encoding on a heterogeneous chip multi-proc...
The design and CMOS implementation of Multi-Processor System-on-Chip (MPSoC) architectures for real-...
This paper presents a dual AC-3 and MPEG-2 audio decoder which can decode both bit-streams. MPEG-2 s...
High Efficiency Video Coding (HEVC) is the newest video coding standard approved by the ISO/IEC and ...
The main challenge for reducing the design effort cost of complex systems on chip is to pursue more ...
Multi-core Application Specific Instruction Processors (ASIPs) are increasingly used in multimedia a...
In this paper, we introduce an experimental hardware architecture of a multimedia data processing sy...
To deal with nowaday multi-standard audio and video processing, a heterogeneous multi-core SOC archi...
Abstract—In this paper, we presented an SOC based HW/SW co-design architecture for multi-standard au...
In this paper, we present a design and implementation of multi-standard video decoder, which adopts ...
In the field of consumer electronics, the advent of new features such as Internet, games, video conf...
Telecommunications and multimedia form a vast segment of the embedded systems market. Variations in ...
International audienceSequential Mpeg-4 solutions actually developed for single processors try to in...
Video decoders used in emerging applications need to be flexible to handle a large variety of video ...
MPEG decoding chips have to support multiple features such as video stream decoding, transport strea...
This paper describes processing performance of MP3 audio encoding on a heterogeneous chip multi-proc...
The design and CMOS implementation of Multi-Processor System-on-Chip (MPSoC) architectures for real-...
This paper presents a dual AC-3 and MPEG-2 audio decoder which can decode both bit-streams. MPEG-2 s...
High Efficiency Video Coding (HEVC) is the newest video coding standard approved by the ISO/IEC and ...
The main challenge for reducing the design effort cost of complex systems on chip is to pursue more ...
Multi-core Application Specific Instruction Processors (ASIPs) are increasingly used in multimedia a...
In this paper, we introduce an experimental hardware architecture of a multimedia data processing sy...