A high-performance interconnection between a host processor and FPGA accelerators is in much demand. Among various interconnection methods, a PCIe bus is an attractive choice for loosely coupled accelerators. Because there is no standard host-FPGA communication library, FPGA developers have to write significant amounts of PCIe related code at both the FPGA side and the host processor side. A high-performance host-FPGA PCIe communication library holds the key to broadening the use of FPGA accelerators. In this paper we target efficiency and flexibility as two important features in such a library. We discuss the challenges in providing these features, and present our solution to these challenges. We propose EPEE, an efficient and flexible hos...
Hagemeyer J, Kettelhoit B, Koester M, Porrmann M. Design of Homogeneous Communication Infrastructure...
Abstract—We can exploit the standardization of communica-tion abstractions provided by modern high-l...
A new class of accelerator interfaces has signi cant implications on system architecture. An order o...
Abstract—A high-performance interconnection between a host processor and FPGA accelerators is in muc...
Abstract. Efficient I/O access is crucial in reconfigurable hardware platforms for implementing high...
Summarization: Efficient I/O access is crucial in reconfigurable hardware platforms for implementing...
We can exploit the standardization of communication abstractions provided by modern high-level synth...
The research project I am proposing is an extension of a previous Texas A&M Senior Design Project co...
In recent years two main platforms emerged as powerful key players in the domain of parallel computi...
In this thesis we present pvFPGA, the first system design solution for virtualizing an FPGA - based ...
Today’s heterogeneous computer systems combine CPUs, GPUs, and FPGAs with different architectures. G...
As FPGAs become larger and more powerful, they are in-creasingly used as accelerator devices for com...
PCI Express is a ubiquitous bus interface providing the highest bandwidth connection in the PC platf...
High-Performance Computing (HPC) necessarily requires computing with a large number of nodes. As co...
Many FPGA-based accelerators are constrained by the available resources and multi-FPGA solutions can...
Hagemeyer J, Kettelhoit B, Koester M, Porrmann M. Design of Homogeneous Communication Infrastructure...
Abstract—We can exploit the standardization of communica-tion abstractions provided by modern high-l...
A new class of accelerator interfaces has signi cant implications on system architecture. An order o...
Abstract—A high-performance interconnection between a host processor and FPGA accelerators is in muc...
Abstract. Efficient I/O access is crucial in reconfigurable hardware platforms for implementing high...
Summarization: Efficient I/O access is crucial in reconfigurable hardware platforms for implementing...
We can exploit the standardization of communication abstractions provided by modern high-level synth...
The research project I am proposing is an extension of a previous Texas A&M Senior Design Project co...
In recent years two main platforms emerged as powerful key players in the domain of parallel computi...
In this thesis we present pvFPGA, the first system design solution for virtualizing an FPGA - based ...
Today’s heterogeneous computer systems combine CPUs, GPUs, and FPGAs with different architectures. G...
As FPGAs become larger and more powerful, they are in-creasingly used as accelerator devices for com...
PCI Express is a ubiquitous bus interface providing the highest bandwidth connection in the PC platf...
High-Performance Computing (HPC) necessarily requires computing with a large number of nodes. As co...
Many FPGA-based accelerators are constrained by the available resources and multi-FPGA solutions can...
Hagemeyer J, Kettelhoit B, Koester M, Porrmann M. Design of Homogeneous Communication Infrastructure...
Abstract—We can exploit the standardization of communica-tion abstractions provided by modern high-l...
A new class of accelerator interfaces has signi cant implications on system architecture. An order o...