In AVS video coding standard, some algorithms consume huge computation with relatively little coding performance contribution, and some algorithms create data dependencies that are harmful for efficient hardware pipeline. This paper focuses on hardware oriented algorithm analysis and modification. Motion estimation and mode decision algorithms are reviewed and modified to a hardware friendly configuration for high definition (HD) AVS video encoder VLSI implementation. The resulting performance penalties are simulated and analyzed.http://gateway.webofknowledge.com/gateway/Gateway.cgi?GWVersion=2&SrcApp=PARTNER_APP&SrcAuth=LinksAMR&KeyUT=WOS:000286972900195&DestLinkType=FullRecord&DestApp=ALL_WOS&UsrCustomerID=8e1609b174ce4e31116a60747a720701...
A dedicated VLSI architecture is proposed to implement rate distortion optimization (RDO) for AVS vi...
Like H.264, AVS video coding standard also uses macroblock (MB) based motion compensation (MC) and m...
Abstract: We describe the optimization of a complex video encoder systems based on target architectu...
There are abundant intra and inter prediction modes in the AVS video coding standard Rate distortion...
Abundant intra and inter prediction modes contribute to the superior coding performance of the AVS v...
This paper proposes a hardware friendly multi-resolution motion estimation algorithm and VLSI archit...
In Advanced Audio Video coding Standard (AVS), the utilization of variable block size ranging from 1...
Efficient and dedicated hardware architecture and accelerator micro-engines are crucial implementati...
This paper presents a new video encoder architecture for H. 264 and AVS, which adopts a novel macrob...
The video part of AVS has been finalized. In order to enhance coding performance, AVS video standard...
In traditional four-stage pipeline structures for H. 264 video encoder hardware implementation, rate...
Abstract The H.264/AVC video coding standard features diverse computational hot spots that need to b...
The need of video compression in the modern age of visual communication cannot be over-emphasized. T...
In a hardware video encoder, Level C+ data reuse for motion estimation can reuse two-dimensional ove...
In this paper, the VLSI hardware complexity for H.264 integer motion estimation is analyzed, several...
A dedicated VLSI architecture is proposed to implement rate distortion optimization (RDO) for AVS vi...
Like H.264, AVS video coding standard also uses macroblock (MB) based motion compensation (MC) and m...
Abstract: We describe the optimization of a complex video encoder systems based on target architectu...
There are abundant intra and inter prediction modes in the AVS video coding standard Rate distortion...
Abundant intra and inter prediction modes contribute to the superior coding performance of the AVS v...
This paper proposes a hardware friendly multi-resolution motion estimation algorithm and VLSI archit...
In Advanced Audio Video coding Standard (AVS), the utilization of variable block size ranging from 1...
Efficient and dedicated hardware architecture and accelerator micro-engines are crucial implementati...
This paper presents a new video encoder architecture for H. 264 and AVS, which adopts a novel macrob...
The video part of AVS has been finalized. In order to enhance coding performance, AVS video standard...
In traditional four-stage pipeline structures for H. 264 video encoder hardware implementation, rate...
Abstract The H.264/AVC video coding standard features diverse computational hot spots that need to b...
The need of video compression in the modern age of visual communication cannot be over-emphasized. T...
In a hardware video encoder, Level C+ data reuse for motion estimation can reuse two-dimensional ove...
In this paper, the VLSI hardware complexity for H.264 integer motion estimation is analyzed, several...
A dedicated VLSI architecture is proposed to implement rate distortion optimization (RDO) for AVS vi...
Like H.264, AVS video coding standard also uses macroblock (MB) based motion compensation (MC) and m...
Abstract: We describe the optimization of a complex video encoder systems based on target architectu...