This paper focused on the process of forming sidewall insulation of through silicon via (TSV) which was a challenging bottleneck in 3D integration technologies. In traditional way, etching silicon oxide on via bottom would reduce the thickness of sidewall insulation layer inevitably, which might lead to the failure of TSV sidewall insulation and electrical interconnection characteristic. In this paper, the parylene-C (called parylene herein) film was used to cover the silicon oxide of via in the anisotropic etching process, which prevented the silicon oxide at the sidewall from being etched. Using this method, a well sidewall insulation layer was fabricated successfully. The sidewall thickness of oxide layer gained 0.93??m, 0.49??m, and 0.4...
Microdevices prepared in a silicon substrate have been widely used in versatile fields due to the ma...
The introduction of wide band gap semiconductor devices leads to smaller package sizes, higher power...
Abstract — This paper presents a chip-level post-complementary metal oxide semiconductor (CMOS) proc...
This paper focused on the process of forming sidewall insulation of through silicon via (TSV) which ...
In this paper, we present our recent advances in streamlining via-last TSV process flow. Parylene de...
Though silicon via (TSV) with parylene layer has many advantages, such as low temperature, CMOS matc...
This paper presented a method to examine the electrical characteristics of sidewall insulation layer...
Trench sidewall passivation is a key step in the SCREAM (single crystal reactive etching and metalli...
Double sided cooling (DSC) of power electronic modules enables higher power densities and lower para...
3D integration is now a realistic, mainstream solution to tackle the issue of device scaling and ach...
3D packaging using through silicon via (TSV) technology is becoming important in IC packaging indust...
[[abstract]]In this study, we fabricated a parylene-based high-aspect-ratio suspended structure usin...
This abstract describes an application of an easy and straightforward method for selective SiO2 etch...
Silicon interposer technology offers System-In-Package (SiP) and System-On-Package (SoP) designers t...
etching silicon substrates to provide electrical connection for multi-chip interconnection and packa...
Microdevices prepared in a silicon substrate have been widely used in versatile fields due to the ma...
The introduction of wide band gap semiconductor devices leads to smaller package sizes, higher power...
Abstract — This paper presents a chip-level post-complementary metal oxide semiconductor (CMOS) proc...
This paper focused on the process of forming sidewall insulation of through silicon via (TSV) which ...
In this paper, we present our recent advances in streamlining via-last TSV process flow. Parylene de...
Though silicon via (TSV) with parylene layer has many advantages, such as low temperature, CMOS matc...
This paper presented a method to examine the electrical characteristics of sidewall insulation layer...
Trench sidewall passivation is a key step in the SCREAM (single crystal reactive etching and metalli...
Double sided cooling (DSC) of power electronic modules enables higher power densities and lower para...
3D integration is now a realistic, mainstream solution to tackle the issue of device scaling and ach...
3D packaging using through silicon via (TSV) technology is becoming important in IC packaging indust...
[[abstract]]In this study, we fabricated a parylene-based high-aspect-ratio suspended structure usin...
This abstract describes an application of an easy and straightforward method for selective SiO2 etch...
Silicon interposer technology offers System-In-Package (SiP) and System-On-Package (SoP) designers t...
etching silicon substrates to provide electrical connection for multi-chip interconnection and packa...
Microdevices prepared in a silicon substrate have been widely used in versatile fields due to the ma...
The introduction of wide band gap semiconductor devices leads to smaller package sizes, higher power...
Abstract — This paper presents a chip-level post-complementary metal oxide semiconductor (CMOS) proc...