This paper reports the designing/simulation and experimental investigation into the Deep RIE-based micro-fabrication of through-Si-via (TSV) which acts as the vital vertical interconnect for compact 3-D system-in-package integration. An in-house developed process simulator based on cell/string evolution algorithm and physical modeling is used to explore suitable DRIE conditions for drilling vias with various sections, especially those with tapered profile. The effectiveness of the simulator is verified with process trials. Optimal deposition parameters are obtained for conformal formation of insulation, barrier and seed layers for electro-plating via filling. Combined with additives, Periodic Pulse Reverse current plating is utilized for sa...
Deep reactive ion etching (DRIE) is an enabling technology for three dimensional (3D) integration of...
etching silicon substrates to provide electrical connection for multi-chip interconnection and packa...
We report the development of 3-dimensional silicon substrate interconnect technologies, specifically...
A microfabrication flow for Through Silicon Via (TSV), as one of the critical and enabling technolog...
With the continuous miniaturization of electronic devices and the upcoming new technologies such as ...
TSV (Through Silicon Via) has been widely welcomed as an enabling technology for three-dimensional i...
3D stacking of integrated circuits is an emerging packaging technology to enable a high degree of fu...
3D stacking of integrated circuits is an emerging packaging technology to enable a high degree of fu...
3D stacking of integrated circuits is an emerging packaging technology to enable a high degree of fu...
3D stacking of integrated circuits is an emerging packaging technology to enable a high degree of fu...
3D stacking of integrated circuits is an emerging packaging technology to enable a high degree of fu...
Three-dimensional packaging (3DP) is an emerging trend in microelectronics development toward system...
3D stacking of integrated circuits is an emerging packaging technology to enable a high degree of fu...
Deep reactive ion etching (DRIE) is an enabling technology for three dimensional (3D) integration of...
Abstract—This paper presents a novel silicon micromachining method, which combines tetra methyl ammo...
Deep reactive ion etching (DRIE) is an enabling technology for three dimensional (3D) integration of...
etching silicon substrates to provide electrical connection for multi-chip interconnection and packa...
We report the development of 3-dimensional silicon substrate interconnect technologies, specifically...
A microfabrication flow for Through Silicon Via (TSV), as one of the critical and enabling technolog...
With the continuous miniaturization of electronic devices and the upcoming new technologies such as ...
TSV (Through Silicon Via) has been widely welcomed as an enabling technology for three-dimensional i...
3D stacking of integrated circuits is an emerging packaging technology to enable a high degree of fu...
3D stacking of integrated circuits is an emerging packaging technology to enable a high degree of fu...
3D stacking of integrated circuits is an emerging packaging technology to enable a high degree of fu...
3D stacking of integrated circuits is an emerging packaging technology to enable a high degree of fu...
3D stacking of integrated circuits is an emerging packaging technology to enable a high degree of fu...
Three-dimensional packaging (3DP) is an emerging trend in microelectronics development toward system...
3D stacking of integrated circuits is an emerging packaging technology to enable a high degree of fu...
Deep reactive ion etching (DRIE) is an enabling technology for three dimensional (3D) integration of...
Abstract—This paper presents a novel silicon micromachining method, which combines tetra methyl ammo...
Deep reactive ion etching (DRIE) is an enabling technology for three dimensional (3D) integration of...
etching silicon substrates to provide electrical connection for multi-chip interconnection and packa...
We report the development of 3-dimensional silicon substrate interconnect technologies, specifically...