介绍了一种32位对数跳跃加法器结构.该结构采用ELM超前进位加法器代替进位跳跃结构中的组内串行加法器,同ELM相比节约了30%的硬件开销.面向该算法,重点对关键单元进行了晶体管级的电路设计.其中的进位结合结构利用Ling算法,采用支路线或电路结构对伪进位产生逻辑进行优化;求和逻辑的设计利用传输管结构,用一级逻辑门实现"与-民或"功能;1.0μm CMOS工世实现的32位对数跳跃加法器面积为0.62mm2,采用1μm和0.25μm 工世参数的关键路径延迟分别为6ns和0.8ns,在100MHz下功耗分别为23和5.2mW.Circuit design of 32-bit logarithmic skip adder (LSA) is introduced to implement high performance,low power addition.ELM carry lookahead adder is included into groups of carry skip adder and the hybrid structure costs 30% less hardware than ELM.At circuit level,a carry-incorporating structure to include the primary carry input in carry chain and an "and-xor" structure to implement final sum logic in 32-bit LSA are designed for better optimization....
Работа посвящена исследованию ТТЛШ и БиКМОП - логических вентилей с повышенной емкостной нагрузочной...
AbstractThis paper involves the design and comparative analysis of Han-Carlson and Kogge-Stone adder...
The paper presents the design of a 64-bit carry-select adder in Branch-Based Logic, a static design ...
Circuit design of 32-bit Logarithmic Skip Adder (LSA) is introduced to implement high performance, l...
本文介绍一种新型加法器结构--对数跳跃加法器,该结构结合进位跳跃加法器和树形超前进位加法器算法,将跳跃进位分组内的进位链改成二叉树形超前进位结构,组内的路径延迟同操作数长度呈对数关系,因而结合了传统进...
ISA (Logarithmic Skip Adder) Algorithm is introduced in this paper. LS A is a hybrid structure of ca...
In this paper, we present a full-static carry-skip adder designed to achieve low power dissipation a...
[[abstract]]摘要 在本論文中,我們提出一顆可將數值執行對數運算的數位處理器,利用其專屬的指令集將語音辨識演算法實現於數位信號處理器。使用硬體電路搭配軟體演算法整合設計的方式,來設計...
In this paper, we present the design of a carry skip adder that achieves low power dissipation and h...
Bu çalışmada, belirli bir tabanda logaritma hesaplaması yapan İndirgemeli CORDIC Tabanlı Logaritma Ç...
Design of a 4-bit Carry Look-Ahead (CLA) process in static CMOS logic has been presented. CLA archit...
Conditional-sum adders have been realized in a standard 2.5 micrometer CMOS technology. These adders...
A low cost, high-speed architecture for the computation of the binary logarithm is proposed. It is b...
This paper describes the low-power design of a MOS current-mode logarithmic adder. The adder utilize...
The paper presents the design of a 64-bit carry-select adder in Branch-Based Logic, a static design ...
Работа посвящена исследованию ТТЛШ и БиКМОП - логических вентилей с повышенной емкостной нагрузочной...
AbstractThis paper involves the design and comparative analysis of Han-Carlson and Kogge-Stone adder...
The paper presents the design of a 64-bit carry-select adder in Branch-Based Logic, a static design ...
Circuit design of 32-bit Logarithmic Skip Adder (LSA) is introduced to implement high performance, l...
本文介绍一种新型加法器结构--对数跳跃加法器,该结构结合进位跳跃加法器和树形超前进位加法器算法,将跳跃进位分组内的进位链改成二叉树形超前进位结构,组内的路径延迟同操作数长度呈对数关系,因而结合了传统进...
ISA (Logarithmic Skip Adder) Algorithm is introduced in this paper. LS A is a hybrid structure of ca...
In this paper, we present a full-static carry-skip adder designed to achieve low power dissipation a...
[[abstract]]摘要 在本論文中,我們提出一顆可將數值執行對數運算的數位處理器,利用其專屬的指令集將語音辨識演算法實現於數位信號處理器。使用硬體電路搭配軟體演算法整合設計的方式,來設計...
In this paper, we present the design of a carry skip adder that achieves low power dissipation and h...
Bu çalışmada, belirli bir tabanda logaritma hesaplaması yapan İndirgemeli CORDIC Tabanlı Logaritma Ç...
Design of a 4-bit Carry Look-Ahead (CLA) process in static CMOS logic has been presented. CLA archit...
Conditional-sum adders have been realized in a standard 2.5 micrometer CMOS technology. These adders...
A low cost, high-speed architecture for the computation of the binary logarithm is proposed. It is b...
This paper describes the low-power design of a MOS current-mode logarithmic adder. The adder utilize...
The paper presents the design of a 64-bit carry-select adder in Branch-Based Logic, a static design ...
Работа посвящена исследованию ТТЛШ и БиКМОП - логических вентилей с повышенной емкостной нагрузочной...
AbstractThis paper involves the design and comparative analysis of Han-Carlson and Kogge-Stone adder...
The paper presents the design of a 64-bit carry-select adder in Branch-Based Logic, a static design ...