A 8-bit 150MHz low-power CMOS folding and interpolating analog-to-digital converter with a fully-folding technique is designed in a 0.35 mu m standard digital CMOS process. Folding circuits are not only used in fine converter but also in coarse one and in bit synchronization block to reduce the number of comparators for low power. A novel bit synchronization architecture based on folding circuits is presented. A low-power encoder using a novel arithmetic is adopted. The total power dissipation is merely 65mW at a 3.3V Supply.http://gateway.webofknowledge.com/gateway/Gateway.cgi?GWVersion=2&SrcApp=PARTNER_APP&SrcAuth=LinksAMR&KeyUT=WOS:000253449900063&DestLinkType=FullRecord&DestApp=ALL_WOS&UsrCustomerID=8e1609b174ce4e31116a60747a720701Engin...
This paper describes an 8-bit 125 MHz low-power CMOS fully-folding analog-to-digital converter (ADC)...
A 6-bit 200Msps Folding/Interpolating analog to digital converter(ADC) with a novel dynamic encoder ...
An 8-bit 200 MS/s CMOS 2-stage cascaded folding/interpolating ADC chip was implemented by applying a...
A 6-bit 250MHz low-power CMOS fully-folding analog-to-digital converter is designed in a 0.5??m stan...
A 8-bit 200MHz low-power CMOS folding and interpolating analog-to-digital converter is designed. A s...
Abstract—An ADC using folding and interpolating tech-niques has been realised in 0.35 µm CMOS. A cur...
This paper presents an 8-bit low power cascaded folding and interpolating analog-to-digital converte...
A 8-bit 200MHz low-power CMOS folding and interpolating analog-to-digital converter is designed. A s...
In bipolar technology the folding and interpolation technique has proven to be successful for high s...
A CMOS analog to digital converter based on the folding and interpolating technique is presented. Th...
A CMOS analog to digital converter based on the folding and interpolating technique is presented. Th...
An 8-bit 200MHz low-power CMOS folding and interpolating analog-to-digital converter is presented. A...
Thesis (M.Eng.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer...
Abstract — Analog to Digital converter plays an important role as the interface between analog and d...
An 8-bit 200MHz low-power CMOS folding and interpolating analog-to-digital converter is presented.A ...
This paper describes an 8-bit 125 MHz low-power CMOS fully-folding analog-to-digital converter (ADC)...
A 6-bit 200Msps Folding/Interpolating analog to digital converter(ADC) with a novel dynamic encoder ...
An 8-bit 200 MS/s CMOS 2-stage cascaded folding/interpolating ADC chip was implemented by applying a...
A 6-bit 250MHz low-power CMOS fully-folding analog-to-digital converter is designed in a 0.5??m stan...
A 8-bit 200MHz low-power CMOS folding and interpolating analog-to-digital converter is designed. A s...
Abstract—An ADC using folding and interpolating tech-niques has been realised in 0.35 µm CMOS. A cur...
This paper presents an 8-bit low power cascaded folding and interpolating analog-to-digital converte...
A 8-bit 200MHz low-power CMOS folding and interpolating analog-to-digital converter is designed. A s...
In bipolar technology the folding and interpolation technique has proven to be successful for high s...
A CMOS analog to digital converter based on the folding and interpolating technique is presented. Th...
A CMOS analog to digital converter based on the folding and interpolating technique is presented. Th...
An 8-bit 200MHz low-power CMOS folding and interpolating analog-to-digital converter is presented. A...
Thesis (M.Eng.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Computer...
Abstract — Analog to Digital converter plays an important role as the interface between analog and d...
An 8-bit 200MHz low-power CMOS folding and interpolating analog-to-digital converter is presented.A ...
This paper describes an 8-bit 125 MHz low-power CMOS fully-folding analog-to-digital converter (ADC)...
A 6-bit 200Msps Folding/Interpolating analog to digital converter(ADC) with a novel dynamic encoder ...
An 8-bit 200 MS/s CMOS 2-stage cascaded folding/interpolating ADC chip was implemented by applying a...