The design of silicon nanowire MOSFETs (SNWTs) for RF applications is discussed in this paper based on 3-D simulation, including the impacts of the parasitic capacitances and resistance. The results indicate that large parasitic capacitances are a dominant factor for nanowire structure, which can significantly degrade the ac characteristics of SNWTs. Resistance of the ultranarrow source/drain extension (SDE) regions, which is the main contributor to the total series resistance of SNWTs, is another important factor influencing the device performance. The requirement of contact resistance of source/drain regions in SNWTs is relatively relaxed compared to the SDE regions. Considering the tradeoff between parasitic capacitances and resistance, ...
Low-frequency noise (LFN) in n-type silicon nanowire MOSFETs (SNWTs) is investigated in this letter....
The magnitude and Impact of the parasitic capacitances in a vertical InAs nanowire transistor consis...
In this paper, the analog/RF performance and reliability behavior of silicon nanowire transistors (S...
In this work, the RF performance of Si nanowire transistors (SNWTs) is computationally investigated,...
In this work, the RF performance of Si nanowire transistors (SNWTs) is computationally investigated,...
In this paper, an analytical model for parasitic gate capacitances in gate-all-around cylindrical si...
In this paper, a new design optimization method is put forward, which can significantly improve the ...
Gate all around (GAA) nanowire MOSFETs with gate length of 130 nm were fabricated on SOI wafers. The...
This paper presents a predictive electrostatic capacitance and resistance compact model of multiple ...
In this paper, the analog/RF performance of Si nanowire transistors (SNWTs) and the impact of proces...
DoctorGate-all-around nanowire field effect transistors (GAA NWFETs) have been considered as promisi...
The design optimization for digital circuits built with gate-all-around silicon nanowire transistors...
Gate all around (GAA) nanowire MOSFETs with gate length of 130 nm were fabricated on SOI wafers. The...
The impacts of three different strain configurations on both DC and RF performance of n-type silicon...
This paper presents a radio-frequency (RF) model and extracted model parameters for junctionless sil...
Low-frequency noise (LFN) in n-type silicon nanowire MOSFETs (SNWTs) is investigated in this letter....
The magnitude and Impact of the parasitic capacitances in a vertical InAs nanowire transistor consis...
In this paper, the analog/RF performance and reliability behavior of silicon nanowire transistors (S...
In this work, the RF performance of Si nanowire transistors (SNWTs) is computationally investigated,...
In this work, the RF performance of Si nanowire transistors (SNWTs) is computationally investigated,...
In this paper, an analytical model for parasitic gate capacitances in gate-all-around cylindrical si...
In this paper, a new design optimization method is put forward, which can significantly improve the ...
Gate all around (GAA) nanowire MOSFETs with gate length of 130 nm were fabricated on SOI wafers. The...
This paper presents a predictive electrostatic capacitance and resistance compact model of multiple ...
In this paper, the analog/RF performance of Si nanowire transistors (SNWTs) and the impact of proces...
DoctorGate-all-around nanowire field effect transistors (GAA NWFETs) have been considered as promisi...
The design optimization for digital circuits built with gate-all-around silicon nanowire transistors...
Gate all around (GAA) nanowire MOSFETs with gate length of 130 nm were fabricated on SOI wafers. The...
The impacts of three different strain configurations on both DC and RF performance of n-type silicon...
This paper presents a radio-frequency (RF) model and extracted model parameters for junctionless sil...
Low-frequency noise (LFN) in n-type silicon nanowire MOSFETs (SNWTs) is investigated in this letter....
The magnitude and Impact of the parasitic capacitances in a vertical InAs nanowire transistor consis...
In this paper, the analog/RF performance and reliability behavior of silicon nanowire transistors (S...