International audienceWe investigate the effect of the geometrical model adopted for the gate electrode and for the insulator enveloping the access regions on the full-quantum simulation of ultrascaled nanowire FETs (NW-FETs). We compare the results obtained in the “minimal” geometry commonly used in simulations with those obtained in a more realistic one, able to fully account for the gate fringing effects. We evaluate the impact of the model geometry on the static performance of NW-FETs and discuss the interplay with the surface roughness and the random distribution of dopants. We find that the ION/IOFF ratio evaluated in the minimal geometry can be remarkably underestimated in short devices, notably in the case of small length-to-width r...
Variability of semiconductor devices is seriously limiting their performance at nanoscale. The impac...
In this work we have investigated the impact of quantum mechanical effects on the device performance...
We have modeled InAs nanowires using finite element methods considering the actual device geometry, ...
International audienceWe investigate the effect of the geometrical model adopted for the gate electr...
International audienceWe investigate the effect of the geometrical model adopted for the gate electr...
none5Lateral size effects on surface-roughness limited mobility in silicon nanowire FETs are analyze...
International audienceWe present a numerical study aimed to benchmark short gate InAs nanowire-FETs ...
International audienceWe present a numerical study aimed to benchmark short gate InAs nanowire-FETs ...
International audienceWe present a numerical study aimed to benchmark short gate InAs nanowire-FETs ...
International audienceWe present a numerical study aimed to benchmark short gate InAs nanowire-FETs ...
In this paper, we study the impact of surface roughness and its combination with random discrete dop...
In this paper, we study the impact of surface roughness and its combination with random discrete dop...
In this work, we report a theoretical study based on quantum transport simulations that show the imp...
In this work, we report a theoretical study based on quantum transport simulations that show the imp...
Abstract-In this work, we report a theoretical study based on quantum transport simulations that sho...
Variability of semiconductor devices is seriously limiting their performance at nanoscale. The impac...
In this work we have investigated the impact of quantum mechanical effects on the device performance...
We have modeled InAs nanowires using finite element methods considering the actual device geometry, ...
International audienceWe investigate the effect of the geometrical model adopted for the gate electr...
International audienceWe investigate the effect of the geometrical model adopted for the gate electr...
none5Lateral size effects on surface-roughness limited mobility in silicon nanowire FETs are analyze...
International audienceWe present a numerical study aimed to benchmark short gate InAs nanowire-FETs ...
International audienceWe present a numerical study aimed to benchmark short gate InAs nanowire-FETs ...
International audienceWe present a numerical study aimed to benchmark short gate InAs nanowire-FETs ...
International audienceWe present a numerical study aimed to benchmark short gate InAs nanowire-FETs ...
In this paper, we study the impact of surface roughness and its combination with random discrete dop...
In this paper, we study the impact of surface roughness and its combination with random discrete dop...
In this work, we report a theoretical study based on quantum transport simulations that show the imp...
In this work, we report a theoretical study based on quantum transport simulations that show the imp...
Abstract-In this work, we report a theoretical study based on quantum transport simulations that sho...
Variability of semiconductor devices is seriously limiting their performance at nanoscale. The impac...
In this work we have investigated the impact of quantum mechanical effects on the device performance...
We have modeled InAs nanowires using finite element methods considering the actual device geometry, ...