The paper presents the design and optimisation of memory buffer in the SALT (Silicon ASIC for LHCb Tracking) ASIC. The SALT is a new 128-channel readout ASIC for silicon strip detectors in the Large Hadron Collider beauty (LHCb) experiment at the Large Hadron Collider (LHC) in CERN. The stochastic nature of phenomena detected by the ASIC results in a very different amount of data after each collision of particles. The SALT generates a data packet which size may vary between one and 100 bytes in each clock cycle and which should be stored in a memory buffer regardless of its size. The memory buffer is based on a number of macro blocks. The input size of the macro block is a free parameter of the design so the optimization was performed takin...
The Large Hadron Collider (LHC) at CERN (Geneva, CH) will be the world's biggest accelerator machine...
The purpose of the RD2 project is to evaluate the feasibility of a silicon tracker and/or preshower ...
This work is aimed at defining the architecture of a new digital ASIC, namely Slow Control Architect...
Silicon strip detectors in the upgraded Tracker of LHCb experiment will require a new readout 128-ch...
SALT, a new dedicated readout Application Specific Integrated Circuit (ASIC) for the Upstream Tracke...
SALT, a new dedicated readout Application Specific Integrated Circuit (ASIC) for the Upstream Tracke...
The LHCb detector, operating at the LHC proton-proton collider, has finished its Run I period. After...
This paper details design and simulation of a prototype of a 128 channel readout chip for the LHCb e...
The experiment LHCb is under development at CERN and aims to measure CP-violation in the B-Meson sys...
Promotor: Marek Idzik.Recenzent: Piotr Salabura, Krzysztof Korcyl.Niepublikowana praca doktorska.Tyt...
The ABCD3TA is a 128-channel ASIC with binary architecture for the readout of silicon strip particle...
The ABCD3TA is a 128-channel ASIC with binary architecture for the readout of silicon strip particle...
The Compact Muon Solenoid (CMS) experiment at CERN is foreseen to receive a substantial upgrade of t...
The LHCb detector will be upgraded during the Long Shutdown 2 (LS2) of the LHC in order to cope with...
Within this doctoral thesis parts of the radiation hard readout chip Beetle have been developed and ...
The Large Hadron Collider (LHC) at CERN (Geneva, CH) will be the world's biggest accelerator machine...
The purpose of the RD2 project is to evaluate the feasibility of a silicon tracker and/or preshower ...
This work is aimed at defining the architecture of a new digital ASIC, namely Slow Control Architect...
Silicon strip detectors in the upgraded Tracker of LHCb experiment will require a new readout 128-ch...
SALT, a new dedicated readout Application Specific Integrated Circuit (ASIC) for the Upstream Tracke...
SALT, a new dedicated readout Application Specific Integrated Circuit (ASIC) for the Upstream Tracke...
The LHCb detector, operating at the LHC proton-proton collider, has finished its Run I period. After...
This paper details design and simulation of a prototype of a 128 channel readout chip for the LHCb e...
The experiment LHCb is under development at CERN and aims to measure CP-violation in the B-Meson sys...
Promotor: Marek Idzik.Recenzent: Piotr Salabura, Krzysztof Korcyl.Niepublikowana praca doktorska.Tyt...
The ABCD3TA is a 128-channel ASIC with binary architecture for the readout of silicon strip particle...
The ABCD3TA is a 128-channel ASIC with binary architecture for the readout of silicon strip particle...
The Compact Muon Solenoid (CMS) experiment at CERN is foreseen to receive a substantial upgrade of t...
The LHCb detector will be upgraded during the Long Shutdown 2 (LS2) of the LHC in order to cope with...
Within this doctoral thesis parts of the radiation hard readout chip Beetle have been developed and ...
The Large Hadron Collider (LHC) at CERN (Geneva, CH) will be the world's biggest accelerator machine...
The purpose of the RD2 project is to evaluate the feasibility of a silicon tracker and/or preshower ...
This work is aimed at defining the architecture of a new digital ASIC, namely Slow Control Architect...