This paper presents a pipeline analog to digital converter (ADC) consisting of five stages with 2.5 effective bit resolution. Several techniques were combined for the reduction of the power consumption and to preserve the converter linearity. To reduce the power consumption, the circuit has two scaled operational transconductance amplifiers (OTAs), which are shared by the first four pipeline stages. The last fifth stage is a single decoder with 2.5 effective bits. Each OTA includes additional circuitry to adapt the power consumption according to the stage that uses the OTA. This technique changes the bias current depending on the stage in operation. The ADC was optimized to obtain 11-bit resolution with frequencies from 1 kHz to 10 MHz. The...
This paper presents a low-voltage low-power pipelined ADC with 1V supply voltage in a 90nm CMOS proc...
Among different analog-to-digital converter (ADC) architectures pipelined ADCs are the most suited f...
This paper presents a low-voltage low-power pipelined ADC with 1V supply voltage in a 90nm CMOS proc...
This paper presents a pipeline analog to digital converter (ADC) consisting of five stages with 2.5 ...
This paper presents a 9-bit, 2-stage cyclic analog to digital converter (ADC) with a variable bias c...
Three 12 bit, 40 MS/s pipelined analog-to-digital-converters (ADCs) are developed in 0.35μm CMOS pro...
Low-power and small size analog to digital converters (ADCs) are the strategic building blocks in st...
This paper describes a comparative analysis between two topologies of operational amplifiers to desi...
In today's System–on–Chip (SoC) design, both analog and digital circuits play important role. Digita...
High performance analog-to-digital converters (ADC) are essential elements for the development of hi...
A systematical design analysis of a 10-bit 50MS/s pipelined ADC is presented. With an opamp-sharing ...
A systematical design analysis of a 10-bit 50MS/s pipelined ADC is presented. With an opamp-sharing ...
A systematical design analysis of a 10-bit 50MS/s pipelined ADC is presented. With an opamp-sharing ...
With advancements in digital signal processing in recent years, the need for high-speed, high-resolu...
A 10 bit opamp-sharing pipeline analog-to-digital converter (ADC) using a novel mirror telescopic op...
This paper presents a low-voltage low-power pipelined ADC with 1V supply voltage in a 90nm CMOS proc...
Among different analog-to-digital converter (ADC) architectures pipelined ADCs are the most suited f...
This paper presents a low-voltage low-power pipelined ADC with 1V supply voltage in a 90nm CMOS proc...
This paper presents a pipeline analog to digital converter (ADC) consisting of five stages with 2.5 ...
This paper presents a 9-bit, 2-stage cyclic analog to digital converter (ADC) with a variable bias c...
Three 12 bit, 40 MS/s pipelined analog-to-digital-converters (ADCs) are developed in 0.35μm CMOS pro...
Low-power and small size analog to digital converters (ADCs) are the strategic building blocks in st...
This paper describes a comparative analysis between two topologies of operational amplifiers to desi...
In today's System–on–Chip (SoC) design, both analog and digital circuits play important role. Digita...
High performance analog-to-digital converters (ADC) are essential elements for the development of hi...
A systematical design analysis of a 10-bit 50MS/s pipelined ADC is presented. With an opamp-sharing ...
A systematical design analysis of a 10-bit 50MS/s pipelined ADC is presented. With an opamp-sharing ...
A systematical design analysis of a 10-bit 50MS/s pipelined ADC is presented. With an opamp-sharing ...
With advancements in digital signal processing in recent years, the need for high-speed, high-resolu...
A 10 bit opamp-sharing pipeline analog-to-digital converter (ADC) using a novel mirror telescopic op...
This paper presents a low-voltage low-power pipelined ADC with 1V supply voltage in a 90nm CMOS proc...
Among different analog-to-digital converter (ADC) architectures pipelined ADCs are the most suited f...
This paper presents a low-voltage low-power pipelined ADC with 1V supply voltage in a 90nm CMOS proc...