Communications infrastructure for modular reconfiguration of FPGAs needs to support the changing communications interfaces of a sequence of modules. In order to avoid the overheads incurred by a bus system or network-on-chip, the approach we have taken is to create point-to-point wiring harnesses to support the dynamic intermodule communications. These harnesses are reconfigured at various stages in the application as necessary. The COMMA methodology implements applications on tile-reconfigurable FPGAs such as the Virtex-4. This paper outlines the methodology and describes greedy and dynamic programming-based algorithms for merging configurations, which is a central process in generating wiring harnesses within the methodology. The effects ...
On-chip communication system has emerged as a prominently important subject in Very-Large- Scale-Int...
This thesis examines the problem of reducing reconfiguration time of an island-style FPGA at its con...
Modern applications realized onto FPGAs exhibit high connectivity demands. Throughout this paper we ...
Current approaches to supporting module-based FPGA reconfiguration focus on various aspects and sub-...
On-going improvements in the scaling of FPGA device sizes and time-to-market pressures motivate the ...
On-going improvements in the scaling of FPGA device sizes and time-to-market pressures encourage the...
Modules that are swapped dynamically at run-time on an FPGA have varying communication needs over ti...
Reconfiguration time in dynamically-reconfigurable modular systems can severely limit application ru...
Hagemeyer J, Kettelhoit B, Koester M, Porrmann M. Design of Homogeneous Communication Infrastructure...
International audienceThe dynamic and partial reconfiguration of FPGAs enables the dynamic placement...
This thesis presents our investigations on how to efficiently utilize on-chip wires to improve netwo...
Reconfigurable systems have been shown to achieve very high computational performance. However, the ...
Dynamic reconfiguration of FPGAs enables systems to adapt to changing demands. This paper concentrat...
International audienceOne goal of reconfiguration is to save power and occupied resources. In this p...
Dynamic FPGA reconfiguration represents an overhead that can be critical to the performance of a rea...
On-chip communication system has emerged as a prominently important subject in Very-Large- Scale-Int...
This thesis examines the problem of reducing reconfiguration time of an island-style FPGA at its con...
Modern applications realized onto FPGAs exhibit high connectivity demands. Throughout this paper we ...
Current approaches to supporting module-based FPGA reconfiguration focus on various aspects and sub-...
On-going improvements in the scaling of FPGA device sizes and time-to-market pressures motivate the ...
On-going improvements in the scaling of FPGA device sizes and time-to-market pressures encourage the...
Modules that are swapped dynamically at run-time on an FPGA have varying communication needs over ti...
Reconfiguration time in dynamically-reconfigurable modular systems can severely limit application ru...
Hagemeyer J, Kettelhoit B, Koester M, Porrmann M. Design of Homogeneous Communication Infrastructure...
International audienceThe dynamic and partial reconfiguration of FPGAs enables the dynamic placement...
This thesis presents our investigations on how to efficiently utilize on-chip wires to improve netwo...
Reconfigurable systems have been shown to achieve very high computational performance. However, the ...
Dynamic reconfiguration of FPGAs enables systems to adapt to changing demands. This paper concentrat...
International audienceOne goal of reconfiguration is to save power and occupied resources. In this p...
Dynamic FPGA reconfiguration represents an overhead that can be critical to the performance of a rea...
On-chip communication system has emerged as a prominently important subject in Very-Large- Scale-Int...
This thesis examines the problem of reducing reconfiguration time of an island-style FPGA at its con...
Modern applications realized onto FPGAs exhibit high connectivity demands. Throughout this paper we ...