Dynamic power dissipation on I/O buses is an important issue for high-speed communication between chips. One can use coding techniques to reduce the number of transitions, which will reduce the dynamic power. Bus-invert coding is one popular technique for interchip buses, where the dominant contribution is from the self-capacitance of the wires. This algorithm uses an invert line to signal whether the bus data are in its original or an inverted form. While the method appears to be a greedy algorithm, we show that it is, in fact, an optimal strategy. To do so, we first represent the bus and invert line using a trellis diagram. Then, we show that applying bus-invert coding to a sequence of words gives the same result as would be obtained by u...
GDDR5 and DDR4 memories use data bus inversion (DBI) coding to reduce termination power and decrease...
As device geometries shrink, power supply voltage decreases, and chip complexity increases, the nois...
In this paper we introduce new knowledge about bus invert coding schemes. We give a condition on the...
We present a partial bus-invert coding scheme for power optimization of system level bus. In the pro...
Abstruct- Technology trends and especially portable applications drive the quest for low-power VLSI ...
This paper presents two bus coding schemes for power optimization of application-specific systems: ...
Transitions on high capacitance busses in VLSI systems result in considerable power dissipation. Var...
In this paper we present a simplified model for deep submicron, on-chip, parallel data buses. Using ...
University of Minnesota Ph.D. dissertation. November 2008. Major: Electrical Engineering. Advisor: G...
Power dissipation is an important design constraint in today’s CMOS VLSI design and is addressed wid...
The two main sources of power dissipation in CMOS circuits are static current, which results from re...
Low power VLSI circuit design is one of the most important issues in present day technology. One of ...
[[abstract]]In this paper, we propose a bus encoding scheme to minimize coupling effects which cause...
Now a day’s VLSI has become the backbone of all types of designs. Interconnect plays an increasing r...
The coupling capacitances between on-chip bus lines become dominant in deep-submicron technologies. ...
GDDR5 and DDR4 memories use data bus inversion (DBI) coding to reduce termination power and decrease...
As device geometries shrink, power supply voltage decreases, and chip complexity increases, the nois...
In this paper we introduce new knowledge about bus invert coding schemes. We give a condition on the...
We present a partial bus-invert coding scheme for power optimization of system level bus. In the pro...
Abstruct- Technology trends and especially portable applications drive the quest for low-power VLSI ...
This paper presents two bus coding schemes for power optimization of application-specific systems: ...
Transitions on high capacitance busses in VLSI systems result in considerable power dissipation. Var...
In this paper we present a simplified model for deep submicron, on-chip, parallel data buses. Using ...
University of Minnesota Ph.D. dissertation. November 2008. Major: Electrical Engineering. Advisor: G...
Power dissipation is an important design constraint in today’s CMOS VLSI design and is addressed wid...
The two main sources of power dissipation in CMOS circuits are static current, which results from re...
Low power VLSI circuit design is one of the most important issues in present day technology. One of ...
[[abstract]]In this paper, we propose a bus encoding scheme to minimize coupling effects which cause...
Now a day’s VLSI has become the backbone of all types of designs. Interconnect plays an increasing r...
The coupling capacitances between on-chip bus lines become dominant in deep-submicron technologies. ...
GDDR5 and DDR4 memories use data bus inversion (DBI) coding to reduce termination power and decrease...
As device geometries shrink, power supply voltage decreases, and chip complexity increases, the nois...
In this paper we introduce new knowledge about bus invert coding schemes. We give a condition on the...