The current semiconductor technology allows integration of all components onto a single chip called system-on-chip (SoC), which scales down the size of product and improves the performance. When a system becomes more complicated, testing process, such as test scheduling, becomes more challenging. Recently, peak power has also been considered as constraints in the test scheduling problem. Besides these constraints, some add-on techniques including pre-emption and non-consecutive test bus assignment have been introduced. The main contribution of each technique is the reduction of idling time in the test scheduling and thus reducing the total test time. This paper proposes a power-aware test scheduling called enhanced rectangle packing (ERP). ...
Abstract — This paper presents a new and an efficient approach for the test scheduling problem of co...
[[abstract]]This paper presents a framework and an efficient method to determine SOC test schedules....
[[abstract]]In this paper, we propose an algorithm based on a framework of reconfigurable multiple s...
The System-on-Chip (SoC) test scheduling algorithm based on rectangle packing was previously propose...
This paper describes an integrated framework for plug-and-play SOC test automation. This framework i...
With the development of VLSI technologies, especially with the coming of deep sub-micron semiconduct...
The testing time for a system-on-chip (SOC) is determined to a large extent by the design of test wr...
This paper presents an efficient method to determine minimum system-on-chip (SOC) test schedules wit...
In this paper, we show that the test access mechanism (TAM) scheduling is equal to the independent j...
Test scheduling is an important issue for testing the SoC. This work proposes a modified shuffle fro...
Electronic systems have become highly complex, which results in a dramatic increase of both design a...
[[abstract]]Test access mechanism (TAM) and testing schedule for system-on-chip (SOC) are challengin...
[[abstract]]We propose an efficient test scheduling and test access architecture for system-on-chip....
[[abstract]]©2002 IEEE-We propose an efficient test scheduling and test access architecture for syst...
IEEE P1687 (IJTAG) is proposed to add more exibility|compared with IEEE 1149.1 JTAG|for accessing on...
Abstract — This paper presents a new and an efficient approach for the test scheduling problem of co...
[[abstract]]This paper presents a framework and an efficient method to determine SOC test schedules....
[[abstract]]In this paper, we propose an algorithm based on a framework of reconfigurable multiple s...
The System-on-Chip (SoC) test scheduling algorithm based on rectangle packing was previously propose...
This paper describes an integrated framework for plug-and-play SOC test automation. This framework i...
With the development of VLSI technologies, especially with the coming of deep sub-micron semiconduct...
The testing time for a system-on-chip (SOC) is determined to a large extent by the design of test wr...
This paper presents an efficient method to determine minimum system-on-chip (SOC) test schedules wit...
In this paper, we show that the test access mechanism (TAM) scheduling is equal to the independent j...
Test scheduling is an important issue for testing the SoC. This work proposes a modified shuffle fro...
Electronic systems have become highly complex, which results in a dramatic increase of both design a...
[[abstract]]Test access mechanism (TAM) and testing schedule for system-on-chip (SOC) are challengin...
[[abstract]]We propose an efficient test scheduling and test access architecture for system-on-chip....
[[abstract]]©2002 IEEE-We propose an efficient test scheduling and test access architecture for syst...
IEEE P1687 (IJTAG) is proposed to add more exibility|compared with IEEE 1149.1 JTAG|for accessing on...
Abstract — This paper presents a new and an efficient approach for the test scheduling problem of co...
[[abstract]]This paper presents a framework and an efficient method to determine SOC test schedules....
[[abstract]]In this paper, we propose an algorithm based on a framework of reconfigurable multiple s...