Different vertical nanowire heterojunction devices were fabricated and tested based on vertical Ge nanowires grown epitaxially at low temperatures on (111) Si substrates with a sharp and clean Si/Ge interface. The nearly ideal Si/Ge heterojuctions with controlled and abrupt doping profiles were verified through material analysis and electrical characterizations. In the nSi/pGe heterojunction diode, an ideality factor of 1.16, subpicoampere reverse saturation current, and rectifying ratio of 10<sup>6</sup> were obtained, while the n+Si/p+Ge structure leads to Esaki tunnel diodes with a high peak tunneling current of 4.57 kA/cm<sup>2</sup> and negative differential resistance at room temperature. The large valence band discontinuity between t...
Harvesting the full potential of single-crystal semiconductor nanowires (NWs) for advanced nanoscale...
Semiconductor nanowires are quasi-one-dimensional objects with unique physical properties and strong...
In this thesis fabrication and optimization of vertical III-V Tunneling Field-Effect transistors was...
International audienceWe demonstrate the fabrication and electrical characterization of -gate Tunnel...
The tremendous success of complementary metal oxide semiconductor (CMOS) technology over the last fi...
Guided by the Wentzel-Kramers-Brillouin approximation for band-to-band tunneling (BTBT), various per...
We demonstrate the fabrication and electrical characterization of Ω-gate Tunnel Field Effect Transis...
Ge Nanowires (Ge NWs) on single crystal, (100) and (111) oriented n-type Si substrates were grown vi...
Tunnel FETs (TFETs) with steep subthreshold slope have been attracting much attention as building bl...
Why semiconducting nanowires? Semiconductor nanowires are potential alternatives to conventional pla...
III–V compound semiconductor and Ge are promising channel materials for future low-power and high-pe...
Despite the known significant lattice mismatch ( ~ 4%), SiGe heterostructures and devices found nume...
Tunnel FETs are the most promising ultra low power devices due to their potential of steeper subthre...
This paper report the technological routes used to build horizontal and vertical gate all-around (GA...
We report on the recent achievement of III-V nanowire applications for a vertical FET and steep subt...
Harvesting the full potential of single-crystal semiconductor nanowires (NWs) for advanced nanoscale...
Semiconductor nanowires are quasi-one-dimensional objects with unique physical properties and strong...
In this thesis fabrication and optimization of vertical III-V Tunneling Field-Effect transistors was...
International audienceWe demonstrate the fabrication and electrical characterization of -gate Tunnel...
The tremendous success of complementary metal oxide semiconductor (CMOS) technology over the last fi...
Guided by the Wentzel-Kramers-Brillouin approximation for band-to-band tunneling (BTBT), various per...
We demonstrate the fabrication and electrical characterization of Ω-gate Tunnel Field Effect Transis...
Ge Nanowires (Ge NWs) on single crystal, (100) and (111) oriented n-type Si substrates were grown vi...
Tunnel FETs (TFETs) with steep subthreshold slope have been attracting much attention as building bl...
Why semiconducting nanowires? Semiconductor nanowires are potential alternatives to conventional pla...
III–V compound semiconductor and Ge are promising channel materials for future low-power and high-pe...
Despite the known significant lattice mismatch ( ~ 4%), SiGe heterostructures and devices found nume...
Tunnel FETs are the most promising ultra low power devices due to their potential of steeper subthre...
This paper report the technological routes used to build horizontal and vertical gate all-around (GA...
We report on the recent achievement of III-V nanowire applications for a vertical FET and steep subt...
Harvesting the full potential of single-crystal semiconductor nanowires (NWs) for advanced nanoscale...
Semiconductor nanowires are quasi-one-dimensional objects with unique physical properties and strong...
In this thesis fabrication and optimization of vertical III-V Tunneling Field-Effect transistors was...