This article describes a standard cell based novel implementation of a low-power Viterbi Decoder (VD) targeted for the IEEE 802.11a Wireless LAN system. Multiple clock rates have been used to reduce the power consumption and the inherent bandwidth mismatch between the Add-Compare-Select (ACS) and traceback operations. Aggressive clock gating and innovative circuit techniques reduce the power consumption further. The normalized cell area and dynamic power consumption of the designed VD are 5.9 mm2 and 53 mW respectively. The normalized power dissipation of the VD is 0.66 mW / Mbp
Space Time Trellis Code (STTC) and Viterbi algorithm combinations are known to offer a robust forw...
The errors caused in the wireless communication channel are very important to identify and rectify. ...
This paper presents a high-speed, low-power trace-back memory structure for a Viterbi decoder. The n...
This paper presents a new trace-back memory structure for Viterbi decoders that reduces power consum...
Convolutional codes are mainly used in channel coding techniques, and because of high performance, V...
Noise immunity and speed are two vital issues for designing encoding-decoding system for wireless co...
Since the invention of wireless telegraphy by Marconi in 1897, wireless technology has not only bee...
Power consumption and high throughput are the most important criteria of the VLSI implementation of ...
Rapid developments in the communications field have created a rising demand for low power, high spee...
High - speed, low - power design of Viterbi decoders for trellis coded modulation (TCM) systems is p...
Power consumption has become the most important criteria in the design of wireless portable devices....
Abstract — In digital communication system, channel coding techniques are mostly use convolutional c...
Abstract—Viterbi Decoders are employed in digital wireless communication systems to decode the convo...
Low power consumption is a critical issue in many UWB systems. In this paper, we investigate the app...
In this paper, a modified FPGA scheme for the convolutional encoder and Viterbi decoder based on the...
Space Time Trellis Code (STTC) and Viterbi algorithm combinations are known to offer a robust forw...
The errors caused in the wireless communication channel are very important to identify and rectify. ...
This paper presents a high-speed, low-power trace-back memory structure for a Viterbi decoder. The n...
This paper presents a new trace-back memory structure for Viterbi decoders that reduces power consum...
Convolutional codes are mainly used in channel coding techniques, and because of high performance, V...
Noise immunity and speed are two vital issues for designing encoding-decoding system for wireless co...
Since the invention of wireless telegraphy by Marconi in 1897, wireless technology has not only bee...
Power consumption and high throughput are the most important criteria of the VLSI implementation of ...
Rapid developments in the communications field have created a rising demand for low power, high spee...
High - speed, low - power design of Viterbi decoders for trellis coded modulation (TCM) systems is p...
Power consumption has become the most important criteria in the design of wireless portable devices....
Abstract — In digital communication system, channel coding techniques are mostly use convolutional c...
Abstract—Viterbi Decoders are employed in digital wireless communication systems to decode the convo...
Low power consumption is a critical issue in many UWB systems. In this paper, we investigate the app...
In this paper, a modified FPGA scheme for the convolutional encoder and Viterbi decoder based on the...
Space Time Trellis Code (STTC) and Viterbi algorithm combinations are known to offer a robust forw...
The errors caused in the wireless communication channel are very important to identify and rectify. ...
This paper presents a high-speed, low-power trace-back memory structure for a Viterbi decoder. The n...