The paper describes certain issues relevant to the development of a logic simulation engine, designed to be incorporated into a mixed-signal simulator. Usually, the rate-limiting process in any mixed-signal simulation is the analogue processing but, for systems with a significant asymmetry between logic and analogue components, the efficiency of the logic engine can obviously become important. A technique is reported for improving both the space and time complexity of the logic engine: a method of event-queue searching using multiple cache pointers. Experimental results show that about five cache pointers provide the optimum efficiency gain from this technique. Finally, problems of event-queue management are reviewed, with particular refere...
Efficient management of events lists is important in optimizing discrete event simulation performan...
Typescript (photocopy).Digital simulation is an important analytical tool for studying and optimizin...
An application’s cache miss rate is used in timing analysis, system performance prediction and ...
The background for this paper is provided by a mixed signal circuit simulation package. Here, we dis...
We investigate factors that impact the effectiveness of caching to speed up discrete event simulatio...
This report discusses properties of event oriented logic simulators that employ the technique of sel...
The high costs associated with logic simulation of large VLSI based systems have led to the need for...
The Chandy-Misra-Bryant (CMB) model has been applied to logic simulation of synchronous sequential c...
The high costs associated with logic simulation of large VLSI based systems have led to the need for...
Simulation plays the most important role for the verification of digital circuits. Designers demand ...
The problem considered in this paper is to find an assignment of logic components to processors whic...
International audienceThis article presents an extension of the simulator SimSo in order to integrat...
Parallel Discrete Event Simulation is a well known technique for executing complex general-purpose s...
In this thesis, a new parallel synchronization mechanism, XTW, is proposed. XTW is designed for the ...
This thesis presents a method of performing fast and accurate simulation for mixed-signal systems. T...
Efficient management of events lists is important in optimizing discrete event simulation performan...
Typescript (photocopy).Digital simulation is an important analytical tool for studying and optimizin...
An application’s cache miss rate is used in timing analysis, system performance prediction and ...
The background for this paper is provided by a mixed signal circuit simulation package. Here, we dis...
We investigate factors that impact the effectiveness of caching to speed up discrete event simulatio...
This report discusses properties of event oriented logic simulators that employ the technique of sel...
The high costs associated with logic simulation of large VLSI based systems have led to the need for...
The Chandy-Misra-Bryant (CMB) model has been applied to logic simulation of synchronous sequential c...
The high costs associated with logic simulation of large VLSI based systems have led to the need for...
Simulation plays the most important role for the verification of digital circuits. Designers demand ...
The problem considered in this paper is to find an assignment of logic components to processors whic...
International audienceThis article presents an extension of the simulator SimSo in order to integrat...
Parallel Discrete Event Simulation is a well known technique for executing complex general-purpose s...
In this thesis, a new parallel synchronization mechanism, XTW, is proposed. XTW is designed for the ...
This thesis presents a method of performing fast and accurate simulation for mixed-signal systems. T...
Efficient management of events lists is important in optimizing discrete event simulation performan...
Typescript (photocopy).Digital simulation is an important analytical tool for studying and optimizin...
An application’s cache miss rate is used in timing analysis, system performance prediction and ...