Power dissipation during scan testing is becoming an important concern as design sizes and gate densities increase. While several approaches have been recently proposed for reducing power dissipation during the shift cycle (minimum transition don't care fill, special scan cells and scan chain partitioning), very little work has been carried out towards reducing the peak power during test response capture and the few existing approaches for reducing capture power rely on complex ATPG algorithms. This paper proposes a scan architecture with mutually exclusive scan segment activation which overcomes the shortcomings of previous approaches. The proposed architecture achieves both shift and capture power reduction with no impact on the performan...
ITC : 2011 IEEE International Test Conference , 20-22 Sep. 2011 , Anaheim, CA, USAHigh power consump...
The double-tree scan-path architecture, originally proposed for low test power, is adapted to simult...
AbstractOver the past decade VLSI manufacturing industry flourishing very rapidly. Now a days hundre...
[[abstract]]Recently, power dissipation in full-scan testing has brought a great challenge for test ...
Low power design techniques have been employed for more than two decades, however an emerging proble...
Scan-based testing methodologies remedy the testability problem of sequential circuits; yet they suf...
With the advent of sub-nanometer geometries, integrated circuits (ICs) are required to be checked fo...
Abstract—Many STUMPS architectures found in current chip designs allow disabling of individual scan ...
This paper presents segmented addressable scan (SAS), a test architecture that addresses test data v...
In this paper we try to reconfigure the existing scan system to a Modular Scan (MS) in order to adap...
Test power has been turned to a bottleneck for test considerations as the excessive power dissipatio...
Power during manufacturing test can be several times higher than power consumption in functional mod...
Thesis (M. Eng.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Compute...
Scan-based cores impose considerable test power challenges due to ex-cessive switching activity duri...
[[abstract]]In this paper, we propose an algorithm based on a framework of reconfigurable multiple s...
ITC : 2011 IEEE International Test Conference , 20-22 Sep. 2011 , Anaheim, CA, USAHigh power consump...
The double-tree scan-path architecture, originally proposed for low test power, is adapted to simult...
AbstractOver the past decade VLSI manufacturing industry flourishing very rapidly. Now a days hundre...
[[abstract]]Recently, power dissipation in full-scan testing has brought a great challenge for test ...
Low power design techniques have been employed for more than two decades, however an emerging proble...
Scan-based testing methodologies remedy the testability problem of sequential circuits; yet they suf...
With the advent of sub-nanometer geometries, integrated circuits (ICs) are required to be checked fo...
Abstract—Many STUMPS architectures found in current chip designs allow disabling of individual scan ...
This paper presents segmented addressable scan (SAS), a test architecture that addresses test data v...
In this paper we try to reconfigure the existing scan system to a Modular Scan (MS) in order to adap...
Test power has been turned to a bottleneck for test considerations as the excessive power dissipatio...
Power during manufacturing test can be several times higher than power consumption in functional mod...
Thesis (M. Eng.)--Massachusetts Institute of Technology, Dept. of Electrical Engineering and Compute...
Scan-based cores impose considerable test power challenges due to ex-cessive switching activity duri...
[[abstract]]In this paper, we propose an algorithm based on a framework of reconfigurable multiple s...
ITC : 2011 IEEE International Test Conference , 20-22 Sep. 2011 , Anaheim, CA, USAHigh power consump...
The double-tree scan-path architecture, originally proposed for low test power, is adapted to simult...
AbstractOver the past decade VLSI manufacturing industry flourishing very rapidly. Now a days hundre...