On-chip communication architectures can have a great influence on the speed and area of System-on-Chip designs, and this influence is expected to be even more pronounced on reconfigurable System-on-Chip (rSoC) designs. To date, little research has been conducted on the performance implications of different on-chip communication architectures for rSoC designs. This paper motivates the need for such research and analyses current and proposed interconnect technologies for rSoC design. The paper also describes work in progress on implementation of a simple serial bus and a packet-switched network, as well as a methodology for quantitatively evaluating the performance of these interconnection structures in comparison to conventional buses
The increasing complexity of Systems-on-Chip (SoCs) has led to the critical �design productivity g...
Performance and power of gigascale systems-on-chip (SoCs) is increasingly communication-dominated. D...
System on chip design steadily evolves toward different non-overlapping abstraction levels. Very di...
Recent advances in technology have made it possible to integrate systems with CPUs, memory units, bu...
The scale down of transistor technology allows microelectronics manufacturers such as Intel and IBM ...
On-chip communication system has emerged as a prominently important subject in Very-Large- Scale-In...
Abstract: The electronics industry has entered the era of multi-million-gate chips, and thereXs no t...
Initially, IP cores in Systems-on-Chip were interconnected through custom interface logic. The more ...
Abstract — Increasing complexity of a system-on-chip design demands efficient on-chip interconnectio...
Reconfigurable System-on-Chip (rSoC) design is inherently a complex task with enormous freedom in de...
Brinkmann A, Niemann J-C, Hehemann I, Langen D, Porrmann M, Rückert U. On-chip interconnects for nex...
This report describes two possible implementations for a bus interconnect structure which would be ...
Addresses the Challenges Associated with System-on-Chip Integration Network-on-Chip: The Next Genera...
This book provides a comprehensive survey of recent progress in the design and implementation of Net...
The question we proposed to explore with the seminar participants is whether the dynamic reconfigura...
The increasing complexity of Systems-on-Chip (SoCs) has led to the critical �design productivity g...
Performance and power of gigascale systems-on-chip (SoCs) is increasingly communication-dominated. D...
System on chip design steadily evolves toward different non-overlapping abstraction levels. Very di...
Recent advances in technology have made it possible to integrate systems with CPUs, memory units, bu...
The scale down of transistor technology allows microelectronics manufacturers such as Intel and IBM ...
On-chip communication system has emerged as a prominently important subject in Very-Large- Scale-In...
Abstract: The electronics industry has entered the era of multi-million-gate chips, and thereXs no t...
Initially, IP cores in Systems-on-Chip were interconnected through custom interface logic. The more ...
Abstract — Increasing complexity of a system-on-chip design demands efficient on-chip interconnectio...
Reconfigurable System-on-Chip (rSoC) design is inherently a complex task with enormous freedom in de...
Brinkmann A, Niemann J-C, Hehemann I, Langen D, Porrmann M, Rückert U. On-chip interconnects for nex...
This report describes two possible implementations for a bus interconnect structure which would be ...
Addresses the Challenges Associated with System-on-Chip Integration Network-on-Chip: The Next Genera...
This book provides a comprehensive survey of recent progress in the design and implementation of Net...
The question we proposed to explore with the seminar participants is whether the dynamic reconfigura...
The increasing complexity of Systems-on-Chip (SoCs) has led to the critical �design productivity g...
Performance and power of gigascale systems-on-chip (SoCs) is increasingly communication-dominated. D...
System on chip design steadily evolves toward different non-overlapping abstraction levels. Very di...