we propose a process and device design strategy for L-g = 14 nm Si bulk n/p-FinFETs based on the effects of process-induced geometry variability on device performance. A calibrated TCAD simulation was used to design and optimize structures and these were also tested under various process split conditions. By comparing the I-V data from process-changed devices with nominal CMOS, relationships between process- induced geometry variation and device performance were investigated and analyzed. Moreover a DC/RF compact model was executed to observe the geometry variability effects on ring oscillator and RF applications. Finally key circuit design factors to mitigate process variability are suggested. (C) 2014 Elsevier Ltd. All rights reserved.116...
International audienceCurrent advanced transistor architectures, such as FinFETs and (stacked) nanow...
In this paper, we present a FinFET-focused variability-aware compact model (CM) extraction and gener...
This paper studies various Double-Gate (DG) FinFET structures optimized for better “off state” and “...
Process-induced variations of 10-nm node n-type FinFETs considering middle-of-line parasitics were i...
Current advanced transistor architectures, such as FinFETs and (stacked) nanowires and nanosheets, e...
This paper presents a TCAD based design technology co-optimization (DTCO) process for 14nm SOI FinFE...
This paper discusses in detail the effects of Sub-10nm fin-width (Wfin) on the analog performance an...
Process (systematic) variations of sub-5-nm node fin field-effect transistors (FinFETs) and nanoshee...
This paper presents a comprehensive simulation study of the interactions between long-range process ...
This paper presents a comprehensive simulation study of the interactions between long-range process ...
Current advanced transistor architectures, such as FinFETs and (stacked) nanowires and nanosheets, e...
A nearly insatiable appetite for the latest electronic device enables the electronic technology sect...
This paper presents a comprehensive statistical variability study of 14-nm technology node SOI FinFE...
This paper presents a comprehensive statistical variability study of 14-nm technology node SOI FinFE...
This paper studies various Double-Gate (DG) FinFET structures optimized for better "off state &...
International audienceCurrent advanced transistor architectures, such as FinFETs and (stacked) nanow...
In this paper, we present a FinFET-focused variability-aware compact model (CM) extraction and gener...
This paper studies various Double-Gate (DG) FinFET structures optimized for better “off state” and “...
Process-induced variations of 10-nm node n-type FinFETs considering middle-of-line parasitics were i...
Current advanced transistor architectures, such as FinFETs and (stacked) nanowires and nanosheets, e...
This paper presents a TCAD based design technology co-optimization (DTCO) process for 14nm SOI FinFE...
This paper discusses in detail the effects of Sub-10nm fin-width (Wfin) on the analog performance an...
Process (systematic) variations of sub-5-nm node fin field-effect transistors (FinFETs) and nanoshee...
This paper presents a comprehensive simulation study of the interactions between long-range process ...
This paper presents a comprehensive simulation study of the interactions between long-range process ...
Current advanced transistor architectures, such as FinFETs and (stacked) nanowires and nanosheets, e...
A nearly insatiable appetite for the latest electronic device enables the electronic technology sect...
This paper presents a comprehensive statistical variability study of 14-nm technology node SOI FinFE...
This paper presents a comprehensive statistical variability study of 14-nm technology node SOI FinFE...
This paper studies various Double-Gate (DG) FinFET structures optimized for better "off state &...
International audienceCurrent advanced transistor architectures, such as FinFETs and (stacked) nanow...
In this paper, we present a FinFET-focused variability-aware compact model (CM) extraction and gener...
This paper studies various Double-Gate (DG) FinFET structures optimized for better “off state” and “...