A 2-Gb/s integrating decision-feedback equalization (DFE) receiver was implemented for a four-drop single-ended DRAM interface channel by using a 0.25-mu m CMOS process. The receiver combines both DFE and integration operations in a single receiver circuit so that the DFE operation reduces the intersymbol interference and the integration operation reduces the high-frequency noise. The DFE operation was implemented by switching the capacitance values of the two output nodes of a differential integrator, depending on the previous decision data. A look-ahead scheme was used to reduce the DFE loop delay. A MUX-embedded D flip-flop was used in the look-ahead circuit to further reduce the DFE loop delay and latency. The DFE operation enhanced the...
A guideline on how to design and specify a Decision Feedback Equalizer (DFE) for bitrates of 10 Gbps...
Abstract—The power consumption of wireline circuits has become increasingly more critical as the pin...
In this paper, we present a low-power receiver that supports high data rates over bandwidth-limited ...
This paper presents a low-power receiver with two-tap decision feedback equalization (DFE) and novel...
Abstract-A half-rate decision feedback equalizer (DFE) with two infinite impulse response (IIR) filt...
Decision feedback equalizers (DFEs) play a critical role in high-speed communications through band-...
This brief presents a phase-difference modulation signaling enhanced by decision feedback equalizati...
DoctorIn this thesis, a 3.8Gbps DRAM interface and a 2Gbps LCD intra-panel interface are proposed.Fi...
A time-based (TB) receiver (RX) with a 2-tap TB decision feedback equalizer (DFE) is proposed for mo...
A CMOS DFE (decision feedback equalization) receiver with a clock-data skew compensation was impleme...
Multi-tap decision-feedback-equalization (DFE) is proposed to counteract inter-symbol interference (...
Abstract—This paper presents a 90-nm CMOS 10-Gb/s trans-ceiver for chip-to-chip communications. To m...
The proposed 2 post-tap decision feedback equalizer (DFE) implementation consists of two equalizing ...
The implementation of an unclocked DFE (UC-DFE) architecture for high-speed PAM-4 signals is investi...
The implementation of an unclocked DFE (UC-DFE) architecture for high-speed PAM-4 signals is investi...
A guideline on how to design and specify a Decision Feedback Equalizer (DFE) for bitrates of 10 Gbps...
Abstract—The power consumption of wireline circuits has become increasingly more critical as the pin...
In this paper, we present a low-power receiver that supports high data rates over bandwidth-limited ...
This paper presents a low-power receiver with two-tap decision feedback equalization (DFE) and novel...
Abstract-A half-rate decision feedback equalizer (DFE) with two infinite impulse response (IIR) filt...
Decision feedback equalizers (DFEs) play a critical role in high-speed communications through band-...
This brief presents a phase-difference modulation signaling enhanced by decision feedback equalizati...
DoctorIn this thesis, a 3.8Gbps DRAM interface and a 2Gbps LCD intra-panel interface are proposed.Fi...
A time-based (TB) receiver (RX) with a 2-tap TB decision feedback equalizer (DFE) is proposed for mo...
A CMOS DFE (decision feedback equalization) receiver with a clock-data skew compensation was impleme...
Multi-tap decision-feedback-equalization (DFE) is proposed to counteract inter-symbol interference (...
Abstract—This paper presents a 90-nm CMOS 10-Gb/s trans-ceiver for chip-to-chip communications. To m...
The proposed 2 post-tap decision feedback equalizer (DFE) implementation consists of two equalizing ...
The implementation of an unclocked DFE (UC-DFE) architecture for high-speed PAM-4 signals is investi...
The implementation of an unclocked DFE (UC-DFE) architecture for high-speed PAM-4 signals is investi...
A guideline on how to design and specify a Decision Feedback Equalizer (DFE) for bitrates of 10 Gbps...
Abstract—The power consumption of wireline circuits has become increasingly more critical as the pin...
In this paper, we present a low-power receiver that supports high data rates over bandwidth-limited ...