An energy-efficient 3 Gb/s current-mode interface scheme is proposed for on-chip global interconnects and silicon interposer channels. The transceiver core consists of an open-drain transmitter with one-tap pre-emphasis and a current sense amplifier load as the receiver. The current sense amplifier load is formed by stacking a PMOS diode stage and a cross-coupled NMOS stage, providing an optimum current-mode receiver without any bias current. The proposed scheme is verified with two cases of transceivers implemented in 65 nm CMOS. A 10 mm point-to-point data-only channel shows an energy efficiency of 9.5 fJ/b/mm, and a 20 mm four-drop source-synchronous link achieves 29.4 fJ/b/mm including clock and data channels.X111518sciescopu
Inter- and intra-chip connections have become the new challenge to enable the scaling of computing s...
This work describes the architecture and circuit implementation of a high-data-rate, energy-efficien...
© 2018 by the authors. Licensee MDPI, Basel, Switzerland. We propose a dual-channel interface archit...
As feature sizes progress into nanometer realms, on-chip interconnects play an increasing role in th...
As VLSI progresses into Very Deep Submicron (VDSM) realms, global interconnects play an increasingly...
In recent years, 2.5D integration of ICs on Interposer is becoming popular for highly integrated min...
[[abstract]]A low power, area-efficient 10 Gb/s wide-band current-mode logic (CML) I/O interface for...
This paper presents a transceiver for fast and energy-efficient global on-chip communication, consis...
current-mode logic (CML) I/O interface for high-speed interconnect is presented in this paper. This ...
The data rate of global on-chip interconnects (up to 10 mm) is limited by a large distributed resist...
[[abstract]]A low power, area-efficient 10 Gb/s wide-band current-mode logic (CML) I/O interface for...
Modern microprocessors require high-bandwidth, low-power interfaces to memory in order to fully real...
Abstract—We propose a novel cost-effective long-range NoC in-terconnect design based on current-mode...
Abstract—Global on-chip data communication is becoming a concern as the gap between transistor speed...
This paper involved the design and analysis of multi-threshold voltage CMOS (MTCMOS) current sense a...
Inter- and intra-chip connections have become the new challenge to enable the scaling of computing s...
This work describes the architecture and circuit implementation of a high-data-rate, energy-efficien...
© 2018 by the authors. Licensee MDPI, Basel, Switzerland. We propose a dual-channel interface archit...
As feature sizes progress into nanometer realms, on-chip interconnects play an increasing role in th...
As VLSI progresses into Very Deep Submicron (VDSM) realms, global interconnects play an increasingly...
In recent years, 2.5D integration of ICs on Interposer is becoming popular for highly integrated min...
[[abstract]]A low power, area-efficient 10 Gb/s wide-band current-mode logic (CML) I/O interface for...
This paper presents a transceiver for fast and energy-efficient global on-chip communication, consis...
current-mode logic (CML) I/O interface for high-speed interconnect is presented in this paper. This ...
The data rate of global on-chip interconnects (up to 10 mm) is limited by a large distributed resist...
[[abstract]]A low power, area-efficient 10 Gb/s wide-band current-mode logic (CML) I/O interface for...
Modern microprocessors require high-bandwidth, low-power interfaces to memory in order to fully real...
Abstract—We propose a novel cost-effective long-range NoC in-terconnect design based on current-mode...
Abstract—Global on-chip data communication is becoming a concern as the gap between transistor speed...
This paper involved the design and analysis of multi-threshold voltage CMOS (MTCMOS) current sense a...
Inter- and intra-chip connections have become the new challenge to enable the scaling of computing s...
This work describes the architecture and circuit implementation of a high-data-rate, energy-efficien...
© 2018 by the authors. Licensee MDPI, Basel, Switzerland. We propose a dual-channel interface archit...