We present an efficient design technique for implementing the optimal ramped gate soft-programming for curing the over-erased flash EEPROM cells. The technique does not rely on any I-V model but is solely based upon using the actual cell performance data and enables accurate prediction of programming time, given supply current (I-S). The full utilization of available supply current renders the programming speed much faster and also enables reliable multi-bit soft-programming, The ramped gate scheme induces a strong self-con vergence of the simultaneously up-shifted threshold voltages regardless of their initial values or the variations of the shift speed from cell to cell.X110sciescopu
The author reports an investigation into the design and process constraints of flash EEPROM memory c...
International audienceIn this paper a correlation between specific inline and electrical parameters ...
A new flash EEPROM cell and a novel erasing scheme on SOI substrates are reported. This flash EEPROM...
he trade-off between speed and dispersion of programmed threshold voltages is investigated in 0.25 m...
Multi-level (ML) storage is becoming an important option to achieve high-density flash EEPROMs. This...
A new hot electron writing scheme for Flash EEPROM's is proposed that combines a positive source to ...
The author describes a new architecture for a split-gate flash EEPROM memory array. The new array ar...
The author describes a new architecture for a split-gate flash EEPROM memory array. The new array ar...
A novel concept of Soft Secondary Electron Programming (SSEP) is introduced and shown to be a promis...
A novel concept of soft secondary electron programming (SSEP) is introduced and shown to be a promis...
Non volatile memories hold 30% of the global volume of semiconductor memory market nowadays. The gen...
Multi-level flash memory cells represent data by the amount of charge stored in them. Certain voltag...
The author reports an investigation into the design and process constraints of flash EEPROM memory c...
The impact of technological parameter (channel doping, source/drain junction depth) variation and ch...
[[abstract]]The operating methods of flash memory device are worth studying due to the reliability i...
The author reports an investigation into the design and process constraints of flash EEPROM memory c...
International audienceIn this paper a correlation between specific inline and electrical parameters ...
A new flash EEPROM cell and a novel erasing scheme on SOI substrates are reported. This flash EEPROM...
he trade-off between speed and dispersion of programmed threshold voltages is investigated in 0.25 m...
Multi-level (ML) storage is becoming an important option to achieve high-density flash EEPROMs. This...
A new hot electron writing scheme for Flash EEPROM's is proposed that combines a positive source to ...
The author describes a new architecture for a split-gate flash EEPROM memory array. The new array ar...
The author describes a new architecture for a split-gate flash EEPROM memory array. The new array ar...
A novel concept of Soft Secondary Electron Programming (SSEP) is introduced and shown to be a promis...
A novel concept of soft secondary electron programming (SSEP) is introduced and shown to be a promis...
Non volatile memories hold 30% of the global volume of semiconductor memory market nowadays. The gen...
Multi-level flash memory cells represent data by the amount of charge stored in them. Certain voltag...
The author reports an investigation into the design and process constraints of flash EEPROM memory c...
The impact of technological parameter (channel doping, source/drain junction depth) variation and ch...
[[abstract]]The operating methods of flash memory device are worth studying due to the reliability i...
The author reports an investigation into the design and process constraints of flash EEPROM memory c...
International audienceIn this paper a correlation between specific inline and electrical parameters ...
A new flash EEPROM cell and a novel erasing scheme on SOI substrates are reported. This flash EEPROM...