Test Tools are very important in the design of a system. They generally simulate a working environment, only at a higher speed, or with less frequently occurring test cases. In the verification of protocols based on the Fibre Channel physical layer, this becomes a necessity, as errors can be non-existent or very unusual in normal operating environments. Most systems need to be able to handle these unexpected events nonetheless. Therefore, there is a need for a method of introducing these errors in a controlled way. A bit error generation and logging tool for two proprietary protocols based on the Fibre Channel physical layer has been developed. The hardware platform consists mainly of a Virtex II Pro FPGA with accompanying I/O support. Cont...
This paper presents the design, the validation steps and the measurement results of a fault generato...
This paper proposed an experimental device that emulates and facilitates teaching the theoretical co...
This paper presents the design of a compact protocol for fixed-latency, high-speed, reliable, serial...
A test module for serial links is described. In the link transmitter, one module generates pseudoran...
Abstract. A test module for serial links is described. In the link transmitter, one module generates...
As a result of continuous improvement in the computer processor speed and peripherals sp...
Bit Error Rate (BER) is a principle measure of data transmission link performance. BER tester (BERT)...
In this paper, the methodology for automated design of checker for communication protocol testing is...
We develop a custom Bit Error Rate test bench based on Altera’s Stratix II GX transceiver signal int...
The quality of a digital communication interface can be characterized by its bit error rate (BER) pe...
Bit Error Rate Testing(BERT) was implemented using Cyclone III FPGA Starter Kit along with THDB_ADA ...
The front-end readout electronics of the Compact Muon Solenoid (CMS) Hadron Calorimeter(HCAL) detect...
ABSTRACT: The bit error ratio (also BER) is the number of bit errors divided by the total number of ...
This paper presents a framework for complete simulation and verification of Serial Digital Interface...
Presilicon forward error correction (FEC) decoding hardware is typically designed using hardware des...
This paper presents the design, the validation steps and the measurement results of a fault generato...
This paper proposed an experimental device that emulates and facilitates teaching the theoretical co...
This paper presents the design of a compact protocol for fixed-latency, high-speed, reliable, serial...
A test module for serial links is described. In the link transmitter, one module generates pseudoran...
Abstract. A test module for serial links is described. In the link transmitter, one module generates...
As a result of continuous improvement in the computer processor speed and peripherals sp...
Bit Error Rate (BER) is a principle measure of data transmission link performance. BER tester (BERT)...
In this paper, the methodology for automated design of checker for communication protocol testing is...
We develop a custom Bit Error Rate test bench based on Altera’s Stratix II GX transceiver signal int...
The quality of a digital communication interface can be characterized by its bit error rate (BER) pe...
Bit Error Rate Testing(BERT) was implemented using Cyclone III FPGA Starter Kit along with THDB_ADA ...
The front-end readout electronics of the Compact Muon Solenoid (CMS) Hadron Calorimeter(HCAL) detect...
ABSTRACT: The bit error ratio (also BER) is the number of bit errors divided by the total number of ...
This paper presents a framework for complete simulation and verification of Serial Digital Interface...
Presilicon forward error correction (FEC) decoding hardware is typically designed using hardware des...
This paper presents the design, the validation steps and the measurement results of a fault generato...
This paper proposed an experimental device that emulates and facilitates teaching the theoretical co...
This paper presents the design of a compact protocol for fixed-latency, high-speed, reliable, serial...