Of concern here are asynchronous modules, i.e., those whose activity is regulated by initiation and completion signals with no clocks being present. First a number of operating conditions are described that are deemed essential or useful in a system of asynchronous modules, while retaining an air of independence of particular hardware implementations as much as possible. Second, some results are presented concerning sets of modules that are universal with respect to these conditions. That is, from these sets any arbitrarily complex module may be constructed as a network. It is stipulated that such constructions be speed independent, i.e., independent of the delay time involved in any constituent modules. Furthermore it is required that the ...
It is well known that synchronization and communication delays are the major sources of performance ...
Journal ArticleIn this paper we present a systematic procedure to synthesize timed asynchronous cir...
The performance characteristics of asynchronous circuits are quite different from those of their syn...
Of concern here are asynchronous modules, i.e., those whose activity is regulated by initiation and ...
AbstractA circuit is called speed-independent if its nontransient behavior does not depend on the si...
Some recent developments in the design of asynchronous circuits are surveyed. The design process is ...
Two trends are of major concern for digital circuit designers: the relative increase of interconnect...
Consider an arbitrary network of communicating modules on a chip, each requiring a local signal tell...
SoC design will require asynchronous techniques as the large parameter variations across the chip wi...
AbstractWe consider the problem of synthesizing the asynchronous wrappers and glue logic needed for ...
AbstractConsider a network N constructed from a set of modules interconnected by wires. Suppose that...
Concurrent and distributed behaviour encompasses a wide range of ever evolving phenomena and feature...
This paper presents a proof that the adversary path timing assumption is both necessary and suffici...
A model is defined in which questions concerning delay bounded asynchronous parallel systems may be ...
Logic decomposition is a well-known problem in logic synthesis, but it poses new challenges when tar...
It is well known that synchronization and communication delays are the major sources of performance ...
Journal ArticleIn this paper we present a systematic procedure to synthesize timed asynchronous cir...
The performance characteristics of asynchronous circuits are quite different from those of their syn...
Of concern here are asynchronous modules, i.e., those whose activity is regulated by initiation and ...
AbstractA circuit is called speed-independent if its nontransient behavior does not depend on the si...
Some recent developments in the design of asynchronous circuits are surveyed. The design process is ...
Two trends are of major concern for digital circuit designers: the relative increase of interconnect...
Consider an arbitrary network of communicating modules on a chip, each requiring a local signal tell...
SoC design will require asynchronous techniques as the large parameter variations across the chip wi...
AbstractWe consider the problem of synthesizing the asynchronous wrappers and glue logic needed for ...
AbstractConsider a network N constructed from a set of modules interconnected by wires. Suppose that...
Concurrent and distributed behaviour encompasses a wide range of ever evolving phenomena and feature...
This paper presents a proof that the adversary path timing assumption is both necessary and suffici...
A model is defined in which questions concerning delay bounded asynchronous parallel systems may be ...
Logic decomposition is a well-known problem in logic synthesis, but it poses new challenges when tar...
It is well known that synchronization and communication delays are the major sources of performance ...
Journal ArticleIn this paper we present a systematic procedure to synthesize timed asynchronous cir...
The performance characteristics of asynchronous circuits are quite different from those of their syn...