This paper proposes a novel approach to modeling of gate level timing errors during high-level instruction set simulation. hi contrast to conventional, purely random fault injection, our physically motivated approach directly relates to the underlying circuit structure, hence allowing for a significantly more detailed characterization of application performance under scaled frequency / voltage (including supply noise). The model uses gate level timing statistics extracted by dynamic timing analysis from the post place & route netlist of a general-purpose processor to perform instruction aware fault injections. We employ a 28 nm OpenRISC core as a case study, to demonstrate how statistical fault injection provides a more accurate and realist...
Detailed information on a system\u27s behavior in the presence of faults is often vital. It may be u...
Fault injection and fault simulation are a typical approach to analyze the effect of a fault on a ha...
The development of process technology has increased system performance, but the system failure proba...
the progression of shrinking technologies into processes below 100nm has increased the importance of...
International audienceSimulation-based fault injection is commonly used to estimate system vulnerabi...
[[abstract]]We propose an algorithm for gate-delay fault diagnosis. It is based on the inject-and-ev...
ISBN:978-1-4244-4321-5International audienceFault injection has become the main approach to evaluate...
ISBN: 0769522416Fault injection techniques are increasingly used when designing a circuit, in order ...
Timing guardbands act as a barrier protecting conventional processors from circuit-level phenomena l...
We describe a simulation-based fault injection technique for failure probability and fault observabi...
General Purpose Graphics Processing Units (GPGPUs) are increasingly adopted thanks to their high com...
[[abstract]]We propose an algorithm for gate-delay fault diagnosis. It is based on the inject-and-ev...
General Purpose Graphics Processing Units (GPGPUs) are increasingly adopted thanks to their high com...
Fault injection and fault simulation are a typical approach to analyze the effect of a fault on a ha...
Fault tolerance is a key requirement in several application domains of embedded processors cores. In...
Detailed information on a system\u27s behavior in the presence of faults is often vital. It may be u...
Fault injection and fault simulation are a typical approach to analyze the effect of a fault on a ha...
The development of process technology has increased system performance, but the system failure proba...
the progression of shrinking technologies into processes below 100nm has increased the importance of...
International audienceSimulation-based fault injection is commonly used to estimate system vulnerabi...
[[abstract]]We propose an algorithm for gate-delay fault diagnosis. It is based on the inject-and-ev...
ISBN:978-1-4244-4321-5International audienceFault injection has become the main approach to evaluate...
ISBN: 0769522416Fault injection techniques are increasingly used when designing a circuit, in order ...
Timing guardbands act as a barrier protecting conventional processors from circuit-level phenomena l...
We describe a simulation-based fault injection technique for failure probability and fault observabi...
General Purpose Graphics Processing Units (GPGPUs) are increasingly adopted thanks to their high com...
[[abstract]]We propose an algorithm for gate-delay fault diagnosis. It is based on the inject-and-ev...
General Purpose Graphics Processing Units (GPGPUs) are increasingly adopted thanks to their high com...
Fault injection and fault simulation are a typical approach to analyze the effect of a fault on a ha...
Fault tolerance is a key requirement in several application domains of embedded processors cores. In...
Detailed information on a system\u27s behavior in the presence of faults is often vital. It may be u...
Fault injection and fault simulation are a typical approach to analyze the effect of a fault on a ha...
The development of process technology has increased system performance, but the system failure proba...