A novel modular, cost e ffective 3D multi-processor architecture is presented. Auto-configurable and independently testable identical dies are stacked exploiting Through-Silicon-Vias (TSV) technology, allowing to target different market segments by selecting the appropriate number of layers. For the purpose of evaluation, dies have been fabricated using a commodity UMC 90nm CMOS process and stacked using a in-house, Via-Last copper TSV process. Each die, featuring four cores interconnected by a Network-on-Chip (NoC), has been designed for a maximum operating frequency of 400MHz resulting in 3.2Gbps data bandwidth
[[abstract]]Three-dimensional stacked ICs (3D-SICs) based on Through-Silicon Vias (TSVs) provide att...
3D stacking of integrated circuits is an emerging packaging technology to enable a high degree of fu...
3D stacking of integrated circuits is an emerging packaging technology to enable a high degree of fu...
Abstract—This paper demonstrates a fully functional hard-ware and software design for a 3D stacked m...
Three-Dimensional (3D) silicon integration is an emerging technology that vertically stacks multiple...
Several recent works have demonstrated the benefits of through-silicon-via (TSV) based 3D integratio...
The consistent cadence of Moore's Law has long driven improvement in compute performance by deliveri...
The consistent cadence of Moore's Law has long driven improvement in compute performance by deliveri...
Planar scaling of semiconductor ICs for achieving higher integration seems to be on the brink of sat...
Through-Silicon Vias (TSV) based 3D Stacked IC (3D-SIC) technology introduces new design opportuniti...
The main aim of this thesis is to examine the advantages of 3D stacking applied to microprocessors a...
Through-Silicon Vias (TSV) based 3D Stacked IC (3D-SIC) technology introduces new design opportuniti...
Recently, stereo matching processors have been adopted in real-time embedded systems such as intelli...
Process scaling has resulted in an exponential increase of the number of transistors available to de...
3D stacking of integrated circuits is an emerging packaging technology to enable a high degree of fu...
[[abstract]]Three-dimensional stacked ICs (3D-SICs) based on Through-Silicon Vias (TSVs) provide att...
3D stacking of integrated circuits is an emerging packaging technology to enable a high degree of fu...
3D stacking of integrated circuits is an emerging packaging technology to enable a high degree of fu...
Abstract—This paper demonstrates a fully functional hard-ware and software design for a 3D stacked m...
Three-Dimensional (3D) silicon integration is an emerging technology that vertically stacks multiple...
Several recent works have demonstrated the benefits of through-silicon-via (TSV) based 3D integratio...
The consistent cadence of Moore's Law has long driven improvement in compute performance by deliveri...
The consistent cadence of Moore's Law has long driven improvement in compute performance by deliveri...
Planar scaling of semiconductor ICs for achieving higher integration seems to be on the brink of sat...
Through-Silicon Vias (TSV) based 3D Stacked IC (3D-SIC) technology introduces new design opportuniti...
The main aim of this thesis is to examine the advantages of 3D stacking applied to microprocessors a...
Through-Silicon Vias (TSV) based 3D Stacked IC (3D-SIC) technology introduces new design opportuniti...
Recently, stereo matching processors have been adopted in real-time embedded systems such as intelli...
Process scaling has resulted in an exponential increase of the number of transistors available to de...
3D stacking of integrated circuits is an emerging packaging technology to enable a high degree of fu...
[[abstract]]Three-dimensional stacked ICs (3D-SICs) based on Through-Silicon Vias (TSVs) provide att...
3D stacking of integrated circuits is an emerging packaging technology to enable a high degree of fu...
3D stacking of integrated circuits is an emerging packaging technology to enable a high degree of fu...