Among different analog-to-digital converter (ADC) architectures pipelined ADCs are the most suited for medium sampling frequencies (50-300MSPS) and medium resolutions, i.e. 8 to 14 bits. Having the lowest figure-of-merit (FOM) in its bandwidth and resolution category, this architecture is frequently used for high-bandwidth software-defined radio applications. However, due to the continuous down-scaling trends, designing low-power pipelined ADCs becomes extremely difficult as supply voltages diminish and characteristics of CMOS devices deteriorate (e.g., low intrinsic gain). This thesis addresses these issues in three points: Proposes an analogue technique relaxing the constraints on multiplying D/A converter (MDAC) stages due to low supply ...
This paper presents a low-voltage low-power pipelined ADC with 1V supply voltage in a 90nm CMOS proc...
This paper presents a low-voltage low-power pipelined ADC with 1V supply voltage in a 90nm CMOS proc...
This paper presents a low-voltage low-power pipelined ADC with 1V supply voltage in a 90nm CMOS proc...
Power optimization for pipeline analog-to-digital converters (ADC's) is presented. Pipeline ADC's wi...
Demand for high-performance analog-to-digital converter (ADC) integrated circuits (ICs) with optimal...
This book shows that digitally assisted analog-to-digital converters are not the only way to cope wi...
The scaling of CMOS technologies has increased the performance of general purpose processors and DSP...
Submitted in partial fulfillment of the requirements for the degree of Doctor of Philosophy in Elect...
The developments over the last years in portable and wireless communications have increased the dema...
The developments over the last years in portable and wireless communications have increased the dema...
The developments over the last years in portable and wireless communications have increased the dema...
The realization of signal sampling and quantization at high sample rates with low power dissipation ...
In this paper a general method to design a pipelined ADC with minimum power consumption is presented...
Pipelined analog-to-digital converter (ADC) design is popular for high speed data conversion (10-100...
This paper presents a low-voltage low-power pipelined ADC with 1V supply voltage in a 90nm CMOS proc...
This paper presents a low-voltage low-power pipelined ADC with 1V supply voltage in a 90nm CMOS proc...
This paper presents a low-voltage low-power pipelined ADC with 1V supply voltage in a 90nm CMOS proc...
This paper presents a low-voltage low-power pipelined ADC with 1V supply voltage in a 90nm CMOS proc...
Power optimization for pipeline analog-to-digital converters (ADC's) is presented. Pipeline ADC's wi...
Demand for high-performance analog-to-digital converter (ADC) integrated circuits (ICs) with optimal...
This book shows that digitally assisted analog-to-digital converters are not the only way to cope wi...
The scaling of CMOS technologies has increased the performance of general purpose processors and DSP...
Submitted in partial fulfillment of the requirements for the degree of Doctor of Philosophy in Elect...
The developments over the last years in portable and wireless communications have increased the dema...
The developments over the last years in portable and wireless communications have increased the dema...
The developments over the last years in portable and wireless communications have increased the dema...
The realization of signal sampling and quantization at high sample rates with low power dissipation ...
In this paper a general method to design a pipelined ADC with minimum power consumption is presented...
Pipelined analog-to-digital converter (ADC) design is popular for high speed data conversion (10-100...
This paper presents a low-voltage low-power pipelined ADC with 1V supply voltage in a 90nm CMOS proc...
This paper presents a low-voltage low-power pipelined ADC with 1V supply voltage in a 90nm CMOS proc...
This paper presents a low-voltage low-power pipelined ADC with 1V supply voltage in a 90nm CMOS proc...
This paper presents a low-voltage low-power pipelined ADC with 1V supply voltage in a 90nm CMOS proc...