The paper presents several improvements to our synthesis platform Xsynth that was developed targeting advanced logic synthesis and technological mapping for k-LUT based FPGAs. Having implemented an efficient exhaustive k-feasible cone generator it was targeted delay optimum mapping and optimal area. Implemented algorithm can use common unit-delay model and, the more general, the edge-delay model. The last model allows arbitrary delay values assignments to each branch of a circuit net. Such arbitrary delay values my reflect estimates of placement and routing delays. Powerful heuristics targeting minimal area (number of used LUTs in the mapped network) allow determinations of delay minimum solutions but having low used area
[[abstract]]We combine technology mapping and placement into a single procedure, M.map, for the desi...
[[abstract]]We combine technology mapping and placement into a single procedure, M.map, for the desi...
This thesis introduces new concepts to perform area-power-delay trade-offs in a logic synthesis syst...
We study the nominal delay minimization problem in LUT-based FPGA technology mapping, where intercon...
The field programmable gate-array (FPGA) has become an important technology in VLSI ASIC designs. Mo...
A6struct- The field programmable gate-array (FPGA) has become an important technology in VLSI ASIC d...
FPGA logic synthesis and technology mapping have been studied extensively over the past 15 years. Ho...
Field-programmable gate-array (FPGA) logic synthesis and technology mapping have been studied extens...
Abstract:- This paper introduces an efficient application intended for mapping under complex criteri...
[[abstract]]We combine technology mapping and placement into a single procedure, M.map, for the desi...
This paper investigates some design flows for obtaining final designs on Xilinx XC4000 FPGAs. The ex...
This paper presents a new approach to technology mapping for arbitrary technologies with single outp...
The paper presents several improvements to state-of-the-art in FPGA technology mapping exemplified b...
Traditional techniques for pipeline scheduling in high-level synthe-sis for FPGAs assume an additive...
In this paper we study the technology mapping problem for FPGA architectures to minimize chip area, ...
[[abstract]]We combine technology mapping and placement into a single procedure, M.map, for the desi...
[[abstract]]We combine technology mapping and placement into a single procedure, M.map, for the desi...
This thesis introduces new concepts to perform area-power-delay trade-offs in a logic synthesis syst...
We study the nominal delay minimization problem in LUT-based FPGA technology mapping, where intercon...
The field programmable gate-array (FPGA) has become an important technology in VLSI ASIC designs. Mo...
A6struct- The field programmable gate-array (FPGA) has become an important technology in VLSI ASIC d...
FPGA logic synthesis and technology mapping have been studied extensively over the past 15 years. Ho...
Field-programmable gate-array (FPGA) logic synthesis and technology mapping have been studied extens...
Abstract:- This paper introduces an efficient application intended for mapping under complex criteri...
[[abstract]]We combine technology mapping and placement into a single procedure, M.map, for the desi...
This paper investigates some design flows for obtaining final designs on Xilinx XC4000 FPGAs. The ex...
This paper presents a new approach to technology mapping for arbitrary technologies with single outp...
The paper presents several improvements to state-of-the-art in FPGA technology mapping exemplified b...
Traditional techniques for pipeline scheduling in high-level synthe-sis for FPGAs assume an additive...
In this paper we study the technology mapping problem for FPGA architectures to minimize chip area, ...
[[abstract]]We combine technology mapping and placement into a single procedure, M.map, for the desi...
[[abstract]]We combine technology mapping and placement into a single procedure, M.map, for the desi...
This thesis introduces new concepts to perform area-power-delay trade-offs in a logic synthesis syst...