International audienceThis work introduces a simulation-based method for evaluating the efficiency of detection techniques in identifying transient faults provoked in combinational logic blocks. Typical fault profiles are simulated in campaigns of injections that reproduce output scenarios of fault-affected combinational circuits. Furthermore, a detection technique is proposed and compared to state-of-the-art strategies by using the method presented herein. Results show the capabilities of all studied techniques, providing a rank in terms of their efficiencies in detecting transient faults induced in combinational logic circuits, and analyzing the situations in which soft errors are produced in memory elements
ISBN : 978-1-4244-4822-7International audienceA methodology to evaluate transient-fault effects on s...
Abstract: Recently, a framework describing the space of all fault models has been established. Subse...
Fault tolerance is an important issue to worry about in the computing world. The detection of errors...
With the advent of VLSI technology, the systems fabricated in deep sub micron technology are more pr...
Abstract – This paper presents a new recovery scheme for dealing with short-to-long duration transie...
ISBN: 0769518311This work considers a SET (single event transient) fault simulation technique to eva...
Abstract: Transient (soft) faults due to particle strikes and other environmental and manufacturing ...
Transient faults became an increasing issue in the past few years as smaller geometries of newer, hi...
IC technologies are approaching the ultimate limits of silicon in terms of channel width, power supp...
Abstract — In any circuit that comprises the logic gates, there is possibility of occurrence of fail...
Abstract – This work reveals additional timing difficulties by which concurrent error detection (CED...
Recent deep-submicron-technology-based integrated circuits (ICs) are substantially more susceptible ...
The presence of realistic faults in CMOS networks, such as shorts and opens, frequently gives rise t...
Failure diagnosis of field returns typically requires high quality test stimuli and assumes that tes...
[[abstract]]We propose an algorithm for gate-delay fault diagnosis. It is based on the inject-and-ev...
ISBN : 978-1-4244-4822-7International audienceA methodology to evaluate transient-fault effects on s...
Abstract: Recently, a framework describing the space of all fault models has been established. Subse...
Fault tolerance is an important issue to worry about in the computing world. The detection of errors...
With the advent of VLSI technology, the systems fabricated in deep sub micron technology are more pr...
Abstract – This paper presents a new recovery scheme for dealing with short-to-long duration transie...
ISBN: 0769518311This work considers a SET (single event transient) fault simulation technique to eva...
Abstract: Transient (soft) faults due to particle strikes and other environmental and manufacturing ...
Transient faults became an increasing issue in the past few years as smaller geometries of newer, hi...
IC technologies are approaching the ultimate limits of silicon in terms of channel width, power supp...
Abstract — In any circuit that comprises the logic gates, there is possibility of occurrence of fail...
Abstract – This work reveals additional timing difficulties by which concurrent error detection (CED...
Recent deep-submicron-technology-based integrated circuits (ICs) are substantially more susceptible ...
The presence of realistic faults in CMOS networks, such as shorts and opens, frequently gives rise t...
Failure diagnosis of field returns typically requires high quality test stimuli and assumes that tes...
[[abstract]]We propose an algorithm for gate-delay fault diagnosis. It is based on the inject-and-ev...
ISBN : 978-1-4244-4822-7International audienceA methodology to evaluate transient-fault effects on s...
Abstract: Recently, a framework describing the space of all fault models has been established. Subse...
Fault tolerance is an important issue to worry about in the computing world. The detection of errors...