In this dissertation, I explore energy and reliability in future NoC (Network-on-Chip) interconnected CMPs (chip multiprocessors) as they have become a first-order constraint in future CMP design. In the first part, we target the root cause of network energy consumption through techniques that reduce link and router-level switching activity. We specifically focus on memory subsystem traffic, as it comprises the bulk of NoC load in a CMP. By transmitting only the flits that contain words that we predicted would be useful using a novel spatial locality predictor, our scheme seeks to reduce network activity. We aim to further lower NoC energy consumption through microarchitectural mechanisms that inhibit datapath switching activity caused by...
The trend towards massive parallel computing has necessitated the need for an On-Chip communication ...
Today, chip multiprocessors (CMPs) that accommodate multiple processor cores on the same chip have b...
The disparity between memory and CPU have been ameliorated by the introduction of Network-on-Chip-ba...
As processor chips become increasingly parallel, an efficient communication substrate is critical fo...
The disparity between memory and CPU have been ameliorated by the introduction of Network-on-Chip-ba...
Switch-based Network-on-Chip (NoC) is a widely accepted inter-core communication infrastructure for ...
In this dissertation, we study dynamic reliability management (DRM) and dynamic energy management (D...
In this dissertation, we study dynamic reliability management (DRM) and dynamic energy management (D...
Chip multiprocessors (CMPs) are expected to be the building blocks for future computer systems. Whil...
With advances in technology, future multicore systems scaled to 100s and 1000s of cores/accelerators...
With advances in technology, future multicore systems scaled to 100s and 1000s of cores/accelerators...
Traditionally, the microprocessor design has focused on the computational aspects of the problem at ...
Due to chip power density limitations as well as the recent breakdown of Dennard's Scalingover the p...
Journal ArticleThe paper presents a preliminary evaluation of novel techniques that address a growi...
textOff-chip interconnection networks provide for communication between processors and components wi...
The trend towards massive parallel computing has necessitated the need for an On-Chip communication ...
Today, chip multiprocessors (CMPs) that accommodate multiple processor cores on the same chip have b...
The disparity between memory and CPU have been ameliorated by the introduction of Network-on-Chip-ba...
As processor chips become increasingly parallel, an efficient communication substrate is critical fo...
The disparity between memory and CPU have been ameliorated by the introduction of Network-on-Chip-ba...
Switch-based Network-on-Chip (NoC) is a widely accepted inter-core communication infrastructure for ...
In this dissertation, we study dynamic reliability management (DRM) and dynamic energy management (D...
In this dissertation, we study dynamic reliability management (DRM) and dynamic energy management (D...
Chip multiprocessors (CMPs) are expected to be the building blocks for future computer systems. Whil...
With advances in technology, future multicore systems scaled to 100s and 1000s of cores/accelerators...
With advances in technology, future multicore systems scaled to 100s and 1000s of cores/accelerators...
Traditionally, the microprocessor design has focused on the computational aspects of the problem at ...
Due to chip power density limitations as well as the recent breakdown of Dennard's Scalingover the p...
Journal ArticleThe paper presents a preliminary evaluation of novel techniques that address a growi...
textOff-chip interconnection networks provide for communication between processors and components wi...
The trend towards massive parallel computing has necessitated the need for an On-Chip communication ...
Today, chip multiprocessors (CMPs) that accommodate multiple processor cores on the same chip have b...
The disparity between memory and CPU have been ameliorated by the introduction of Network-on-Chip-ba...