A Delay Flip Flop (DFF) is used in the phase detector circuit of the clock and data recovery circuit. A DFF consists of the three important timing parameters: setup time, hold time, and clock-to-output delay. These timing parameters play a vital role in designing a system at the transistor level. This thesis paper explains the impact of metastablity on the clock and data recovery (CDR) system and the importance of calibrating the DFF using a metastable circuit to improve a system\u27s lock time and peak-to-peak jitter performance. The DFF was modeled in MATLAB Simulink software and calibrated by adjusting timing parameters. The CDR system was simulated in Simulink for three different cases: 1) equal setup and hold times, 2) setup time great...
This paper presents a 5-Gb/s dual-loop clock and data recovery (CDR) circuit with a compact quarter-...
This thesis presents the design and circuit implementation of a Clock Continuous Mode 2.5Gbps Data R...
Graduation date: 2012As Moore’s Law continues to give rise to ever shrinking channel lengths, circui...
A Delay Flip Flop (DFF) is used in the phase detector circuit of the clock and data recovery circuit...
Modeling delay flip-flops for binary (e.g., Alexander) phase detectors requires paying close attenti...
A wide range delay-locked loop (DLL) based clock and data recovery (CDR) circuit including coarse an...
Clock and data recovery (CDR) circuits are among critical building blocks of wireline receivers. In ...
A clock and data recovery (CDR) circuit for 1.5-5.0 Gb/s wireline transceiver is described. A phase ...
A delay-locked loop (DLL) based clock and data recovery (CDR) circuit with a half-rate clock is prop...
Clock and data recovery (CDR) circuit and frequency synthesizer are two essential timing circuits in...
This paper describes the design and transistor level simulation of a novel architecture of PLL-based...
A Delay-Locked Loop (DLL) for the generation of multiple clock phases/delays is proposed. Several n...
Designing synchronous sequential circuits consisting of clocked storage elements such as flip-flops ...
[[abstract]]In this paper, we present architecture of phase-locked loop (PLL) for clock and data rec...
This article proposes compact expressions for the jitter in clock and data recovery (CDR) circuits b...
This paper presents a 5-Gb/s dual-loop clock and data recovery (CDR) circuit with a compact quarter-...
This thesis presents the design and circuit implementation of a Clock Continuous Mode 2.5Gbps Data R...
Graduation date: 2012As Moore’s Law continues to give rise to ever shrinking channel lengths, circui...
A Delay Flip Flop (DFF) is used in the phase detector circuit of the clock and data recovery circuit...
Modeling delay flip-flops for binary (e.g., Alexander) phase detectors requires paying close attenti...
A wide range delay-locked loop (DLL) based clock and data recovery (CDR) circuit including coarse an...
Clock and data recovery (CDR) circuits are among critical building blocks of wireline receivers. In ...
A clock and data recovery (CDR) circuit for 1.5-5.0 Gb/s wireline transceiver is described. A phase ...
A delay-locked loop (DLL) based clock and data recovery (CDR) circuit with a half-rate clock is prop...
Clock and data recovery (CDR) circuit and frequency synthesizer are two essential timing circuits in...
This paper describes the design and transistor level simulation of a novel architecture of PLL-based...
A Delay-Locked Loop (DLL) for the generation of multiple clock phases/delays is proposed. Several n...
Designing synchronous sequential circuits consisting of clocked storage elements such as flip-flops ...
[[abstract]]In this paper, we present architecture of phase-locked loop (PLL) for clock and data rec...
This article proposes compact expressions for the jitter in clock and data recovery (CDR) circuits b...
This paper presents a 5-Gb/s dual-loop clock and data recovery (CDR) circuit with a compact quarter-...
This thesis presents the design and circuit implementation of a Clock Continuous Mode 2.5Gbps Data R...
Graduation date: 2012As Moore’s Law continues to give rise to ever shrinking channel lengths, circui...