Triple Modular Redundancy is a widely used fault-tolerance methodology for highly-reliable electronic systems mapped on SRAM-based FPGAs. However, the state-of-the-art TMR techniques are unable to effectively deal with cross-domain errors and increased scrubbing time due to growing size of configuration memory. In order to deal with the aforementioned problems, this work proposes a TMR architecture that exploits the fracturable nature of Look Up Tables for simultaneously mapping of majority-voting and error detection at the granularity of TMR domains. An associated CAD flow is developed for partial reconfiguration of TMR domains incorporating changes to the technology mapping, placement and bitstream generation phases. Our results demonstra...
Electronic systems for safety critical applications such as space and avionics need the maximum leve...
With continued scaling of silicon process technology, producing reliable electronic components in ex...
This paper presents a novel design flow for the implementation of digital systems onto SRAM-based FP...
Triple Modular Redundancy is a widely used fault-tolerance methodology for highly-reliable electroni...
The rapid adoption of FPGA-based systems in space and avionics demands dependability rules from the ...
Summarization: This paper proposes a novel SRAM based FPGA architecture that is suitable for mapping...
Triple Modular Redundancy (TMR) is a suitable fault tolerant technique for SRAM-based FPGA. However,...
SRAM-Based FPGAs represent a low-cost alternative to ASIC device thanks to their high performance an...
International audienceIn order to increase reliability and availability of Static-RAM based field pr...
The configuration memory of SRAM-based Field-Programmable Gate Arrays (FPGAs) is susceptible to radi...
Summarization: Introduction -- 2. Faults and fault tolerance -- 3. Fault tolerance in integrated ci...
The impact of SRAM-based FPGAs is constantly growing in aerospace industry despite the fact that the...
SRAM-based Field-Programmable Gate Arrays (FPGAs) are susceptible to radiation-induced Single Event ...
Space processing applications deployed on SRAM-based Field Programmable Gate Arrays (FPGAs) are vuln...
Abstract—We propose a roll-forward error recovery technique based on multiple scan chains for TMR sy...
Electronic systems for safety critical applications such as space and avionics need the maximum leve...
With continued scaling of silicon process technology, producing reliable electronic components in ex...
This paper presents a novel design flow for the implementation of digital systems onto SRAM-based FP...
Triple Modular Redundancy is a widely used fault-tolerance methodology for highly-reliable electroni...
The rapid adoption of FPGA-based systems in space and avionics demands dependability rules from the ...
Summarization: This paper proposes a novel SRAM based FPGA architecture that is suitable for mapping...
Triple Modular Redundancy (TMR) is a suitable fault tolerant technique for SRAM-based FPGA. However,...
SRAM-Based FPGAs represent a low-cost alternative to ASIC device thanks to their high performance an...
International audienceIn order to increase reliability and availability of Static-RAM based field pr...
The configuration memory of SRAM-based Field-Programmable Gate Arrays (FPGAs) is susceptible to radi...
Summarization: Introduction -- 2. Faults and fault tolerance -- 3. Fault tolerance in integrated ci...
The impact of SRAM-based FPGAs is constantly growing in aerospace industry despite the fact that the...
SRAM-based Field-Programmable Gate Arrays (FPGAs) are susceptible to radiation-induced Single Event ...
Space processing applications deployed on SRAM-based Field Programmable Gate Arrays (FPGAs) are vuln...
Abstract—We propose a roll-forward error recovery technique based on multiple scan chains for TMR sy...
Electronic systems for safety critical applications such as space and avionics need the maximum leve...
With continued scaling of silicon process technology, producing reliable electronic components in ex...
This paper presents a novel design flow for the implementation of digital systems onto SRAM-based FP...