The design of complex Systems-on-Chips implies to take into account communication and memory access constraints for the integration of dedicated hardware accelerator. In this paper, we present a methodology and a tool that allow the High-Level Synthesis of DSP algorithm, under both I/O timing and memory constraints. Based on formal models and a generic architecture, this tool helps the designer to find a reasonable trade-off between both the required I/O timing behavior and the internal memory access parallelism of the circuit. The interest of our approach is demonstrated on the case study of a FFT algorithm
International audienceThis paper presents a High Level Synthesis (HLS) method for specialized coproc...
Implementing DSP algorithms on single or multiple FPGAs has the advantages of short time to market, ...
As a result of enormous competition in the system-on-chip industry, the current trends of system lev...
The design of complex Systems-on-Chips implies to take into account communication and memory access ...
Abstract—The design of complex Systems-on-Chips implies to take into account communication and memor...
The design of complex Systems-on-Chips implies to take into account communication and timing constra...
The design of complex Digital Signal Processing systems implies to minimize architectural cost and t...
The design of complex Digital Signal Processing systems implies to minimize architectural cost and t...
The embedded DSP blocks in modern Field Programmable Gate Arrays (FPGAs) are highly capable and supp...
International audienceThis work applies high-level synthesis (HLS) technique to several algorithms a...
In an asynchronous system, initiation and completion of operations are events that can occur at any ...
In this paper, we introduce a novel approach for high level synthesis for DSP algorithms. Two featur...
High level synthesis (HLS) using C/C++ has increasingly become a critical step in the realization of...
Modern embedded systems for DSP applications are increasingly being implemented on heterogeneous pro...
This thesis deals with ways to describe hardware. It presents the methods used in the synthesis of t...
International audienceThis paper presents a High Level Synthesis (HLS) method for specialized coproc...
Implementing DSP algorithms on single or multiple FPGAs has the advantages of short time to market, ...
As a result of enormous competition in the system-on-chip industry, the current trends of system lev...
The design of complex Systems-on-Chips implies to take into account communication and memory access ...
Abstract—The design of complex Systems-on-Chips implies to take into account communication and memor...
The design of complex Systems-on-Chips implies to take into account communication and timing constra...
The design of complex Digital Signal Processing systems implies to minimize architectural cost and t...
The design of complex Digital Signal Processing systems implies to minimize architectural cost and t...
The embedded DSP blocks in modern Field Programmable Gate Arrays (FPGAs) are highly capable and supp...
International audienceThis work applies high-level synthesis (HLS) technique to several algorithms a...
In an asynchronous system, initiation and completion of operations are events that can occur at any ...
In this paper, we introduce a novel approach for high level synthesis for DSP algorithms. Two featur...
High level synthesis (HLS) using C/C++ has increasingly become a critical step in the realization of...
Modern embedded systems for DSP applications are increasingly being implemented on heterogeneous pro...
This thesis deals with ways to describe hardware. It presents the methods used in the synthesis of t...
International audienceThis paper presents a High Level Synthesis (HLS) method for specialized coproc...
Implementing DSP algorithms on single or multiple FPGAs has the advantages of short time to market, ...
As a result of enormous competition in the system-on-chip industry, the current trends of system lev...